4/24/2017

# ET51 Processor Instruction Set Architecture

CECS 440: Computer Architecture

MW: 11:00 AM - 1:00 PM

Instructor: R. W. Allison



Tuan Nguyen, Eduardo Marquez
CAL STATE UNIVERSITY: LONG BEACH

# **Abstract**

We come with an idea that combines our names to name our processor. ET51 processor is a MIPS based processor which is a load-store architecture which only performs arithmetic and logic operations between CPU registers and requires load and store instruction to access the memory. The ET51 processor also has 32 general purpose registers, but some of them are reserved for the system. We can use the rest registers and temporary registers for the Arithmetic/Logic Unit (ALU) operations. In this Instruction Set Architecture (ISA), my team will design a customized MIPS processor for around 50 operations. By using this ISA, users will have better ideas to understand processor register set, data types, addressing modes, instruction set, instruction formats, and help them to visualize how the system was built.

# **Table of contents**

| Contents |                                                   | Page |  |  |  |  |  |  |  |  |
|----------|---------------------------------------------------|------|--|--|--|--|--|--|--|--|
| I. Ins   | struction Set Architecture                        |      |  |  |  |  |  |  |  |  |
| i.       | Harvard Memory Architecture and Organization      | 4    |  |  |  |  |  |  |  |  |
| ii.      | Machine Register Set5                             |      |  |  |  |  |  |  |  |  |
| iii.     | Data Types6                                       |      |  |  |  |  |  |  |  |  |
| iv.      | Addressing Modes                                  | 6    |  |  |  |  |  |  |  |  |
| ٧.       | Instruction Set and Binary Instruction Formats    | 7    |  |  |  |  |  |  |  |  |
| 1)       | R-Type:                                           |      |  |  |  |  |  |  |  |  |
|          | a) SLL (Shift Left Logic)                         | 8    |  |  |  |  |  |  |  |  |
|          | b) SRL (Shift Right Logic)                        | 9    |  |  |  |  |  |  |  |  |
|          | c) SRA (Shift Right Arithmetic)                   | 10   |  |  |  |  |  |  |  |  |
|          | d) JR (Jump Register)                             | 11   |  |  |  |  |  |  |  |  |
|          | e) MFHI (Move from High Register)                 | 12   |  |  |  |  |  |  |  |  |
|          | f) MFLO (Move from Low Register)                  | 13   |  |  |  |  |  |  |  |  |
|          | g) MULT (Multiplication)                          | 14   |  |  |  |  |  |  |  |  |
|          | h) DIV (Division)                                 | 15   |  |  |  |  |  |  |  |  |
|          | i) ADD (Addition)                                 | 16   |  |  |  |  |  |  |  |  |
|          | j) ADDU (Addition Unsigned)                       | 18   |  |  |  |  |  |  |  |  |
|          | k) SUB (Subtraction)                              | 19   |  |  |  |  |  |  |  |  |
|          | I) SUBU (Subtraction Unsigned)                    | 21   |  |  |  |  |  |  |  |  |
|          | m) AND (Logic And)                                | 22   |  |  |  |  |  |  |  |  |
|          | n) OR (Logic Or)                                  | 23   |  |  |  |  |  |  |  |  |
|          | o) XOR (Logic Exclusive Or)                       | 24   |  |  |  |  |  |  |  |  |
|          | p) NOR (Logic Not Or)                             | 25   |  |  |  |  |  |  |  |  |
|          | q) SLT (Set On Less Than)                         | 26   |  |  |  |  |  |  |  |  |
|          | r) SLTU (Set On Less Than Unsigned)               | 28   |  |  |  |  |  |  |  |  |
|          | s) BREAK (Breakpoint)                             |      |  |  |  |  |  |  |  |  |
|          | t) SETIE (Set Interrupt Enable)                   | 31   |  |  |  |  |  |  |  |  |
| 2)       | •••                                               |      |  |  |  |  |  |  |  |  |
|          | a) BEQ (Branch on Equal)                          |      |  |  |  |  |  |  |  |  |
|          | b) BNE (Branch on Not Equal)                      |      |  |  |  |  |  |  |  |  |
|          | c) BLEZ (Branch on Less Than or Equal to Zero)    |      |  |  |  |  |  |  |  |  |
|          | d) BGTZ (Branch on Greater Than or Equal to Zero) |      |  |  |  |  |  |  |  |  |
|          | e) ADDI (Addition Immediate)                      |      |  |  |  |  |  |  |  |  |
|          | f) SLTI (Set Less Than Immediate)                 |      |  |  |  |  |  |  |  |  |
|          | g) SLTIU (Set Less Than Immediate Unsigned)       |      |  |  |  |  |  |  |  |  |
|          | h) ANDI (Logic And Immediate)                     |      |  |  |  |  |  |  |  |  |
|          | i) ORI (Logic Or Immediate)                       |      |  |  |  |  |  |  |  |  |
|          | j) XORI (Logic Exclusive Or Immediate)            |      |  |  |  |  |  |  |  |  |
|          | k) LUI (Load Upper Immediate)                     |      |  |  |  |  |  |  |  |  |
|          | I) LW (Load Word)                                 | 47   |  |  |  |  |  |  |  |  |

|      |      | m)    | SW (Store Word)                                    | 48  |
|------|------|-------|----------------------------------------------------|-----|
|      | 3)   | J-T   | уре                                                |     |
|      |      | a)    | J (Jump)                                           | 49  |
|      |      | b)    | JAL (Jump and Link)                                | 50  |
|      | 4)   | Enl   | nanced Instructions                                |     |
|      |      | a)    | SAL (Shift Arithmetic Left)                        | 51  |
|      |      | b)    | ROL (Rotate Left without Carry)                    | 52  |
|      |      | c)    | ROR (Rotate Right without Carry)                   | 53  |
|      |      | d)    | INPUT                                              | 54  |
|      |      | e)    | OUTPUT                                             | 55  |
|      |      | f)    | RETI (Return from Interrupt)                       | 56  |
|      |      | g)    | DJNZ (Decrement Jump Not Zero)                     | 57  |
|      |      | h)    | BLT (Branch Less Than)                             | 58  |
|      |      | i)    | BGE (Branch Greater Than or Equal)                 | 59  |
|      |      | j)    | PUSH                                               | 60  |
|      |      | k)    | POP                                                | 61  |
|      |      | I)    | NOP                                                | 62  |
|      |      | m)    | CLR (Clear)                                        | 63  |
|      |      | n)    | MOV (Move)                                         | 64  |
| II.  | Vei  | rilog | Implementation / Design / Verification             |     |
|      | i.   | MI    | PS Processor Top Level Module                      | 65  |
|      | ii.  | MI    | PS Control Unit                                    | 68  |
|      | iii. | MI    | PS Instruction Unit                                | 98  |
|      | iv.  | MI    | PS Integer Datapath                                | 101 |
|      | ٧.   | MI    | PS Data Memory                                     | 117 |
|      | vi.  | MI    | PS I/O Memory                                      | 118 |
|      | vii. | Me    | emory Data Files / Outputs for Design Verification | 119 |
| III. | Hai  | rdwa  | are Implementation                                 |     |
|      | i.   | To    | o of the Design                                    | 153 |
|      | ii.  | CP    | U                                                  | 154 |
|      | iii. | Int   | eger Datapath and Instruction Unit                 | 156 |
|      | iv.  | Da    | ta Memory and I/O Memory                           | 158 |
| IV.  | Ado  | ditic | nal Discussion and Comments                        | 159 |

# **Instruction Set Architecture**

### **Harvard Memory Architecture and Organization**

A Harvard Memory Architecture is used; the Instruction Memory is separate from the Data and IO Memory. Both memory locations are byte addressable, each memory address will hold one byte. The Instruction Memory is 8-bits wide and 4096 addresses deep and is organized to function as a 32-bit wide and 1024 address deep memory. The other memory location contains both the Data and IO Memories in one module. Both of which are structured the same way as the Instruction Memory. Each memory locations holds an 8-bit word so 4 consecutive memory locations will be used to create a 32-bit memory operand. Both memory locations are in big endian format, the most significant 8-bits in the 32-bit operand are stored in the lower memory address and the least significant 8-bits are stored in the higher memory address.



### **Register File**

The Register File is an array of registers and is 32 bits wide and 32 addresses deep. The Register File reads the operands from the IR register during the Decode state and provides the R address, T address, D address, 16-bit immediate values, the shift amount, and the opcode that will be executed in the next state. The addressing type will determine which of these operand sections will be read. The zero register in this module will always contain the value of zero. Register 29 is reserved for the stack pointer and register 31 is reserved for the return address.

| Name        | Register Number | Usage                   | Preserve on call? |
|-------------|-----------------|-------------------------|-------------------|
| \$zero      | 0               | The constant 0          | N/A               |
| \$at        | 1               | Temporary for assembler | No                |
| \$v0 - \$v1 | 2-3             | Returned values         | No                |
| \$a0 - \$a3 | 4-7             | Arguments               | Yes               |
| \$t0 - \$t7 | 8-15            | Temporaries             | No                |
| \$s0 - \$s7 | 16-23           | Saved values            | Yes               |
| \$t8 - \$t9 | 24-25           | Temporaries             | No                |
| \$gp        | 28              | Global pointer          | Yes               |
| \$sp        | 29              | Stack pointer           | Yes               |
| \$fp        | 30              | Frame pointer           | Yes               |
| \$ra        | 31              | Return address          | Yes               |

#### Machine Register Set

All of the registers used in this design are 32-bits wide.

#### Data Register

Data registers are 32-bit registers used to hold data which will be needed by other modules. They are mainly used as an intermediate point to hold the results of any operation and are strategically placed between the Register File, ALU, and Memory modules. Some of these registers contain a load function where a select bit or bits will need to be asserted to load into the register.

#### PC register

The PC register is a 32-bit register that holds the Program Counter. The Program Counter will provide the memory address of the next instruction to be fetched. This register has a load function and an increment function. The increment function adds 4 to the PC, it adds 4 since it will need to pass 4 memory addresses to get to the next 32-bit instruction memory operand.

#### IR register

The IR register is a 32-bit register that holds the instruction fetched by the Instruction Memory at the address provided by the Program Counter. It also has a load enable.

#### Flags Registers

These registers hold the values of the flags IE, C, V, N, and Z.

IE - interrupt enable, enables an interrupt to occur if both this flag and the intr bit are set high.

C - carry, is set if a carry bit is set during an ALU operation. That is if the most significant bit from the resulting value of the ALU operation either borrows or carries a bit.

V – overflow, this flag is set when the signed result of an operation doesn't fit in the number of bits provided without changing the values sign resulting in a wrong sign. For example, if either two positive integers are added and result in a negative or two negative integers are added and result in a positive.

N – negative, this flag shows that the result of an operation was negative.

Z – zero, this flag is indicates that the result of an operation was zero.

#### **Data Types**

```
32-bit signed integer
```

32-bit unsigned integer

Decimal

Integer

### **Addressing Modes**

#### Register addressing:

The address is assigned by an operand as a register address.

Ex. rs(0x09) -> \$r9

#### Immediate addressing:

A numeric value resulting from the instruction is the operand.

Ex. 
$$rt <- rs() + imm16()$$

#### Base addressing:

The effective address is calculated by adding a base value provided by a register and a 16-bit immediate offset value.

```
Ex. 4(\$rs) \rightarrow 4(\$rs(0x00000008) \rightarrow 0x00000008 + 0x00000004 = 0x00000000C
```

#### PC—relative addressing:

The PC value of the next instruction is added to a 16-bit immediate value that is left shifted by 2 and sign extended. The immediate value will specify how many instructions will be "jumped", the shift will multiply the immediate value by 4.

```
Ex. PC=0x4, imm16=0x1: (PC+4) + {sign-extended(imm16)<<2} -> (0x00000004 + 4) + (0x00000004) = 0x0000000B
```

#### Pseudo—direct addressing:

The address is calculated by concatenating the 4 most significant bits of the PC with 26-bits provided by the instruction which will be shifted left 2 times.

Ex. {PC[31:28],26-bit operand,2'b00}

### Register Indirect:

The value of the effective address is located in a register.

Ex. rs(0x1F) -> \$31(0x000003FC) -> 0x000003FC

### **Instruction Format**

### R-Type:

| 31 | 26          | 25 | 21 20 | 16 | 15 | 11 | 10     | 6 5      | 0 |
|----|-------------|----|-------|----|----|----|--------|----------|---|
| 02 | <b>(</b> 00 | rs | r     | t  | rd |    | shtamt | function |   |

### I-Type:



### J-Type:

31 26 25 0

### R – Type Instructions:

### SLL

# Shift Word Left Logical



#### Format:

SLL rd, rt, shamt

#### Purpose:

To shift a word to the left by a certain number of bits.

#### **Description**:

The value that register \$rt holds is shifted to the left as many times as shamt specifies. Zeros are inserted into the least significant bit as shifting occurs to replace empty bits. The result is placed in register \$rd.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SLL: ALU_OUT <- RT << shamt;

WB alu: Reg[IR[15-11]] <- ALU_OUT(RT << shamt);
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

# SRL

# Shift Word Right Logical

| 31 26 | 5 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|---------|-------|-------|--------|------|
| 0x00  | 0x00    | rt    | rd    | shamt  | 0x02 |
| 6     | 5       | 5     | 5     | 5      | 6    |

#### Format:

SRL rd, rt, shamt

#### Purpose:

To logical right shift a word by a fixed number of bits.

#### **Description**:

The value that register \$rt holds is shifted to the right as many times as shamt specifies. Zeros are inserted into the most significant bit as shifting occurs to replace empty bits. The result is placed in register \$rd.

#### **Restrictions**:

None

### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];
```

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SRL: ALU\_OUT <- RT >> shamt;

WB\_alu: Reg[IR[15-11]] <- ALU\_OUT(RT >> shamt);

#### **Exceptions:**

None

#### **Programming Notes:**

None

### **SRA**

# Shift Right Word Arithmetic

| 31 2 | 6 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|------|---------|---------|-------|--------|------|
| 0x00 | 0x00    | rt      | rd    | shamt  | 0x03 |
| 6    | 5       | 5       | 5     | 5      | 6    |

#### Format:

SRA rd, rt, shamt

#### Purpose:

To arithmetic right shift a word by a fixed number of bits.

#### **Description**:

The value that register \$rt holds is shifted to the right as many times as shamt specifies. Bits with the value of the sign bit (bit 31) are inserted into the most significant bit as shifting occurs to replace empty bits. The result is placed in register \$rd.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];
Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];
SRL: ALU_OUT <- RT >> shamt;
WB_alu: Reg[IR[15-11]] <- ALU_OUT(RT >> shamt);
```

### **Exceptions:**

None

#### **Programming Notes:**

None

# JR

# Jump Register

| 31 2 | 6 25 21 | . 20 6              | 5 0  |
|------|---------|---------------------|------|
| 0x00 | rs      | 26 bit Jump Address | 0x08 |
| 6    | 5       | 26                  | 6    |

#### Format:

JR rs

#### Purpose:

To jump to an address stored in a register.

#### **Description**:

Jumps to the effective address as specified in register \$rs.

Execute the instruction following the jump, in the branch delay slot, before jumping.

#### Restrictions:

If either of the two least-significant bits are not zero, then an address error exception occurs which will violate the branch address when the branch target is subsequently fetched as an instruction.

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

JR: ALU_OUT <- RS;

JR2: PC <- ALU_OUT($rs);
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

```
3C 01 12 34  // lui $01, 0x1234

34 21 AB CD  // ori $01, 0xABCD  # LI R01, 0x1234ABCD

00 20 00 08  // jr $r1  # Jump to address 0x1234_ABCD
```

# **MFHI**

### Move From Hi Register

| 31   | 26 2 | 25   | 21 20 | 16   | 15 | 11 | 10 6 | 5    | 0 |
|------|------|------|-------|------|----|----|------|------|---|
| 0x00 | )    | 0x00 |       | 0x00 | rd |    | 0x00 | 0x10 |   |
| 6    |      | 5    |       | 5    | 5  | W. | 5    | 6    |   |

#### Format:

MFHI rd

#### Purpose:

To copy the special purpose HI register to a general purpose register \$rd.

#### **Description**:

The contents of special register HI are loaded into register \$rd.

#### **Restrictions**:

MFHI or MFLO will not allow you to do a multiply or a divide instruction within two instructions after it executed. The reason is it violates how the MIPS pipeline works.

### Operation:

\*We did a multiply or a divide instruction ahead.

MULT: ALU\_OUT <- RS \* RT or DIV: ALU\_OUT <- RS / RT

\*Now we load Hi's content to register \$rd

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

MFHI: Reg[IR[15-11]] <- ALU\_OUT[31-16]

**Exceptions**: None

Programming Notes: None

| 3C 01 00 00 | // lui \$01, 0x0000 |                                           |
|-------------|---------------------|-------------------------------------------|
| 34 21 04 D2 | // ori \$01, 0x04D2 | # LI R01, 0x000004D2 (Decimal: 1234)      |
| 3C 01 00 00 | // lui \$02, 0x0000 |                                           |
| 34 21 16 2E | // ori \$02, 0x162E | # LI R02, 0x0000162E (Decimal: 5678)      |
| 00 21 00 18 | // mult \$r1, \$r2  | # R1*R2 = 0x006AE9BC (Decimal: 7,006,652) |
| 00 00 18 10 | // mfhi \$r3        | # R3 = 0x006A                             |

### **MFLO**

### Move From Lo Register

| 31   | 26 25 | 21   | 20 16 | 15 11 | 1 10 6 | 5    | 0 |
|------|-------|------|-------|-------|--------|------|---|
| 0x00 | (     | 0x00 | 0x00  | rd    | 0x00   | 0x12 |   |
| 6    | •     | 5    | 5     | 5     | 5      | 6    |   |

#### Format:

MFLO rd

#### Purpose:

To copy the special purpose LO register to general purpose register \$rd.

#### **Description**:

The contents of special register LO are loaded into register \$rd.

#### **Restrictions**:

MFHI or MFLO will not allow you to do a multiply or a divide instruction within two instructions after it executed. The reason is it violates how the MIPS pipeline works.

### Operation:

\*We did a multiply or a divide instruction ahead.

MULT: ALU\_OUT <- RS \* RT or DIV: ALU\_OUT <- RS / RT

\*Now we load Hi's content to register \$rd

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

MFLO: Reg[IR[15-11]] <- ALU\_OUT[15-0]

**Exceptions**: None

Programming Notes: None

| 3C 01 00 00 | // lui \$01, 0x0000 |                                           |
|-------------|---------------------|-------------------------------------------|
| 34 21 04 D2 | // ori \$01, 0x04D2 | # LI R01, 0x000004D2 (Decimal: 1234)      |
| 3C 01 00 00 | // lui \$02, 0x0000 |                                           |
| 34 21 16 2E | // ori \$02, 0x162E | # LI R02, 0x0000162E (Decimal: 5678)      |
| 00 21 00 18 | // mult \$r1, \$r2  | # R1*R2 = 0x006AE9BC (Decimal: 7,006,652) |
| 00 00 20 12 | // mflo \$r4        | # R4 = 0xE9BC                             |

# **MULT**

# **Multiply Word**

| 31 26 | 5 25 21 | . 20 16 | 15 11 | . 10 6 | 5    | 0 |
|-------|---------|---------|-------|--------|------|---|
| 0x00  | rs      | rt      | 0x00  | 0x00   | 0x18 |   |
| 6     | 5       | 5       | 5     | 5      | 6    |   |

#### Format:

MULT rs, rt

#### Purpose:

To multiply 32-bit signed integers.

#### **Description**:

The 32-bit values in register \$rt is multiplied by the 32-bit value in register \$rs, treating both operands as signed values, to produce a 64-bit result. The low-order 32-bit word of the result is placed into special register LO, and the high-order 32-bit word is placed into special register HI.

#### **Restrictions**:

32-bit values in register \$rt and \$rs must be signed.

MFHI or MFLO will not allow you to do a multiply or a divide instruction within two instructions after it executed. The reason is it violates how the MIPS pipeline works.

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

MULT: ALU_OUT <- RS * RT;
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3c 01 00 00 | // lui \$01, 0x0000 |                                           |
|-------------|---------------------|-------------------------------------------|
| 34 21 04 D2 | // ori \$01, 0x04D2 | # LI R01, 0x000004D2 (Decimal: 1234)      |
| 3c 01 00 00 | // lui \$02, 0x0000 |                                           |
| 34 21 16 2E | // ori \$02, 0x162E | # LI R02, 0x0000162E (Decimal: 5678)      |
| 00 21 00 18 | // mult \$r1. \$r2  | # R1*R2 = 0x006AE9BC (Decimal: 7.006.652) |

### DIV

### **Divide Word**

| 3 | 1 26 | 25 23 | 1 20 16 | 15 11 | . 10 6 | 5    | 0 |
|---|------|-------|---------|-------|--------|------|---|
|   | 0x00 | rs    | rt      | 0x00  | 0x00   | 0x1A |   |
| _ | 6    | 5     | 5       | 5     | 5      | 6    |   |

#### Format:

DIV rs, rt

#### Purpose:

To divide 32-bit signed integers.

#### **Description**:

The 32-bit values in register \$rt is divided by the 32-bit value in register \$rs, treating both operands as signed values. The 32-bit quotient is placed into special register LO and the 32-bit remainder is placed into special register HI.

#### **Restrictions**:

32-bit values in register \$rt and \$rs must be signed.

MFHI or MFLO will not allow you to do a multiply or a divide instruction within two instructions after it executed. The reason is it violates how the MIPS pipeline works.

If the divisor in \$rt is zero, the arithmetic result value is undefined.

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

DIV: ALU\_OUT <- RS / RT

**Exceptions**: None

Programming Notes: None

| 3C 01 00 00 | // lui \$01, 0x0000 |                                       |
|-------------|---------------------|---------------------------------------|
| 34 21 DB 18 | // ori \$01, 0xDB18 | # LI R01, 0x0000DB18 (Decimal: 56088) |
| 3C 01 00 00 | // lui \$02, 0x0000 |                                       |
| 34 21 01 C8 | // ori \$02, 0x01C8 | # LI R02, 0x000001C8 (Decimal: 456)   |
| 00 21 00 1A | // div \$r1, \$r2   | # R1 / R2 = 0x0000007B (Decimal: 123) |

# ADD Add Word

| 31 26 | 5 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|---------|---------|-------|--------|------|
| 0x00  | rs      | rt      | rd    | 0x00   | 0x20 |
| 6     | 5       | 5       | 5     | 5      | 6    |

#### Format:

ADD rd, rs, rt

#### Purpose:

To add 32-bit integers.

**Description**: rd <- rs + rt

The 32-bit value in register \$rt is added to the 32-bit value in register \$rs to produce a 32-bit result. The 32-bit result is placed into register \$rd.

They will be overflowed if we add two positive numbers and get a negative number or add two negative numbers and get a positive number.

#### **Restrictions**:

Values in register \$rs and \$rt must be signed.

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

ADD: ALU\_OUT <- RS + RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs + \$rt)

#### **Exceptions:**

**Integer Overflow** 

#### **Programming Notes:**

None

### Example:

### # No Overflow case:

| 3C 01 12 34 | // lui \$01, 0x1234     |      |         |            |
|-------------|-------------------------|------|---------|------------|
| 34 21 AB CD | // ori \$01, 0xABCD     | # LI | R01,    | 0x1234ABCD |
| 3C 01 56 78 | // lui \$02, 0x5678     |      |         |            |
| 34 21 DC BA | // ori \$02, 0xDCBA     | # LI | R02,    | 0x5678DCBA |
| 00 22 18 20 | // add \$r3, \$r1, \$r2 | # R3 | s = 0x6 | 8AD8887    |

### # Overflow case:

| 3C 01 7F FF | // lui \$01, 0x7FFF     |                     |
|-------------|-------------------------|---------------------|
| 34 21 FF FF | // ori \$01, 0xFFFF     | #LI RO1, Ox7FFFFFF  |
| 3C 01 00 00 | // lui \$02, 0x0000     |                     |
| 34 21 00 02 | // ori \$02, 0x0002     | #LI RO2, 0x00000002 |
| 00 22 18 20 | // add \$r3, \$r1, \$r2 | # R3 = 0x80000001   |

### **ADDU**

### Add Unsigned Word

| 31 26 | 5 25 21 | 20 16 | 15 11 | . 10 6 | 5 (  | ) |
|-------|---------|-------|-------|--------|------|---|
| 0x00  | rs      | rt    | rd    | 0x00   | 0x21 |   |
| 6     | 5       | 5     | 5     | 5      | 6    | _ |

#### Format:

ADDU rd, rs, rt

#### Purpose:

To add 32-bit integers.

**Description**: rd <- rs + rt

The 32-bit value in register \$rt is added to the 32-bit value in register \$rs to produce a 32-bit result. The 32-bit result is placed into register \$rd.

No Integer Overflow exception occurs under any circumstances.

#### Restrictions:

Values in register \$rs and \$rt must be unsigned.

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

ADDU: ALU_OUT <- RS + RT;

WB_ALU: Reg[IR[15-11]] <- ALU_OUT($rs + $rt)
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

### SUB

### **Subtract Word**

| 31 26 | 5 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |  |
|-------|---------|-------|-------|--------|------|--|
| 0x00  | rs      | rt    | rd    | 0x00   | 0x22 |  |
| 6     | 5       | 5     | 5     | 5      | 6    |  |

#### Format:

SUB rd, rs, rt

#### Purpose:

To subtract 32-bit signed integers.

**Description**:  $rd \leftarrow rs - rt$ 

The 32-bit value in register \$rt is subtracted to the 32-bit value in register \$rs to produce a 32-bit result. The 32-bit difference is placed into register \$rd.

They will be overflowed if we subtract two different signed numbers and get a positive number or subtract two different signed numbers and get a negative number. For example, we take a negative number to subtract a positive number and we get a positive number. We get overflow.

#### Restrictions:

Values in register \$rs and \$rt must be signed.

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SUB: ALU\_OUT <- RS - RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs - \$rt)

#### **Exceptions:**

Integer overflow.

#### **Programming Notes:**

None

| # No Overflow case                        |                                                                   |                                                                            |  |  |  |
|-------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|
| 3C 01 00 00                               | // lui \$01, 0x0000                                               |                                                                            |  |  |  |
| 34 21 04 D2                               | // ori \$01, 0x04D2                                               | # LI R01, 0x000004D2                                                       |  |  |  |
| 3C 01 FF FF                               | // lui \$02, 0xFFFF                                               |                                                                            |  |  |  |
| 34 21 FC 18                               | // ori \$02, 0xFC18                                               | # LI RO2, OxFFFFFC18                                                       |  |  |  |
| 00 22 18 22                               | // sub \$r3, \$r1, \$r2                                           | # R3 = 0x000008BA                                                          |  |  |  |
|                                           |                                                                   |                                                                            |  |  |  |
|                                           |                                                                   |                                                                            |  |  |  |
| # Overflow cas                            | e                                                                 |                                                                            |  |  |  |
| # Overflow cas<br>3C 01 FF FF             | e<br>// lui \$01, 0xFFFF                                          |                                                                            |  |  |  |
| • • • • • • • • • • • • • • • • • •       | •                                                                 | # LI R01, 0xFFFFEF1F (Decimal: -4321)                                      |  |  |  |
| 3C 01 FF FF                               | // lui \$01, 0xFFFF                                               | # LI R01, OxFFFFEF1F (Decimal: -4321)                                      |  |  |  |
| 3C 01 FF FF<br>34 21 EF 1F                | // lui \$01, 0xFFFF<br>// ori \$01, 0xEF1F                        | # LI R01, 0xFFFFEF1F (Decimal: -4321) # LI R02, 0x000004D2 (Decimal: 1234) |  |  |  |
| 3C 01 FF FF<br>34 21 EF 1F<br>3C 01 00 00 | // lui \$01, 0xFFFF<br>// ori \$01, 0xEF1F<br>// lui \$02, 0x0000 | ,                                                                          |  |  |  |

# **SUBU**

# **Subtract Unsigned Word**

| 31 26 | 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|-------|-------|-------|--------|------|
| 0x00  | rs    | rt    | rd    | 0x00   | 0x23 |
| 6     | 5     | 5     | 5     | 5      | 6    |

#### Format:

SUBU rd, rs, rt

#### Purpose:

To subtract 32-bit unsigned integers.

**Description**:  $rd \leftarrow rs - rt$ 

The 32-bit value in register \$rt is subtracted to the 32-bit value in register \$rs to produce a 32-bit result. The 32-bit difference is placed into register \$rd.

They will be overflowed if we subtract two different signed numbers and get a positive number or subtract two different signed numbers and get a negative number.

#### **Restrictions**:

Values in register \$rs and \$rt must be unsigned.

### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SUBU: ALU\_OUT <- RS - RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs - \$rt)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3C 01 00 00 | // lui \$01, 0x0000     |                      |
|-------------|-------------------------|----------------------|
| 34 21 04 D2 | // ori \$01, 0x04D2     | # LI R01, 0x000004D2 |
| 3C 01 00 00 | // lui \$02, 0x0000     |                      |
| 34 21 00 EA | // ori \$02, 0x00EA     | # LI R02, 0x000000EA |
| 00 22 18 23 | // sub \$r3, \$r1, \$r2 | # R3 = 0x000003E8    |

# **AND**

# Logic And

| 31 26 | 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |   |
|-------|-------|-------|-------|--------|------|---|
| 0x00  | rs    | rt    | rd    | 0x00   | 0x24 |   |
| 6     | 5     | 5     | 5     | 5      | 6    | ı |

#### Format:

AND rd, rs, rt

#### Purpose:

To do a bitwise logical AND.

**Description**:  $rd \leftarrow rs AND rt$ 

The 32-bit value in register \$rs are combined with the 32-bit value in register \$rt in a bitwise logical AND operation. The result is placed into register \$rd.

#### **Restrictions**:

None

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

AND: ALU\_OUT <- RS and RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs and \$rt)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3C 01 00 00 | // lui \$01, 0x0000     |                      |
|-------------|-------------------------|----------------------|
| 34 21 AB CD | // ori \$01, 0xABCD     | # LI R01, 0x0000ABCD |
| 3C 01 00 00 | // lui \$02, 0x0000     |                      |
| 34 21 12 34 | // ori \$02, 0x1234     | # LI RO2, 0x00001234 |
| 00 22 18 24 | // and \$r3, \$r1, \$r2 | # R3 = 0x00000204    |

OR Logic Or

| 31 26 | 5 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |  |
|-------|---------|-------|-------|--------|------|--|
| 0x00  | rs      | rt    | rd    | 0x00   | 0x25 |  |
| 6     | 5       | 5     | 5     | 5      | 6    |  |

#### Format:

OR rd, rs, rt

#### Purpose:

To do bitwise logical OR.

**Description**:  $rd \leftarrow rs OR rt$ 

The 32-bit value in register \$rs are combined with the 32-bit value in register \$rt in a bitwise logical OR operation. The result is placed into register \$rd.

#### **Restrictions**:

None

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

OR: ALU\_OUT <- RS or RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs or \$rt)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3C 01 00 00 | // lui \$01, 0x0000    |                      |
|-------------|------------------------|----------------------|
| 34 21 AB CD | // ori \$01, 0xABCD    | # LI R01, 0x0000ABCD |
| 3C 01 00 00 | // lui \$02, 0x0000    |                      |
| 34 21 12 34 | // ori \$02, 0x1234    | # LI RO2, 0x00001234 |
| 00 22 18 24 | // or \$r3, \$r1, \$r2 | # R3 = 0x0000BBFD    |

### **XOR**

# Logic Exclusive Or

| 31 26 | 5 25 21 | 20 16 | 15 11 | . 10 6 | 5 (  | ) |
|-------|---------|-------|-------|--------|------|---|
| 0x00  | rs      | rt    | rd    | 0x00   | 0x26 |   |
| 6     | 5       | 5     | 5     | 5      | 6    |   |

#### Format:

XOR rd, rs, rt

#### Purpose:

To do bitwise logical Exclusive OR.

**Description**:  $rd \leftarrow rs XOR rt$ 

The 32-bit value in register \$rs are combined with the 32-bit value in register \$rt in a bitwise logical Exclusive OR operation. The result is placed into register \$rd.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];
Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];
```

XOR: ALU\_OUT <- RS xor RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs xor \$rt)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3C 01 00 00 | // lui \$01, 0x0000     |                      |
|-------------|-------------------------|----------------------|
| 34 21 AB CD | // ori \$01, 0xABCD     | # LI R01, 0x0000ABCD |
| 3C 01 00 00 | // lui \$02, 0x0000     |                      |
| 34 21 12 34 | // ori \$02, 0x1234     | #LI RO2, 0x00001234  |
| 00 22 18 26 | // xor \$r3, \$r1, \$r2 | # R3 = 0x0000B9F9    |

### NOR

# Logic Not Or

| 31 26 | 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  | ) |
|-------|-------|-------|-------|--------|------|---|
| 0x00  | rs    | rt    | rd    | 0x00   | 0x27 |   |
| 6     | 5     | 5     | 5     | 5      | 6    | J |

#### Format:

NOR rd, rs, rt

#### Purpose:

To do a bitwise logical NOT OR.

**Description**:  $rd \leftarrow rs NOR rt$ 

The 32-bit value in register \$rs are combined with the 32-bit value in register \$rt in a bitwise logical NOT OR operation. The result is placed into register \$rd.

#### **Restrictions**:

None

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

NOR: ALU\_OUT <- RS nor RT;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs nor \$rt)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3C 01 00 00 | // lui \$01, 0x0000     |                      |
|-------------|-------------------------|----------------------|
| 34 21 AB CD | // ori \$01, 0xABCD     | # LI R01, 0x0000ABCD |
| 3C 01 00 00 | // lui \$02, 0x0000     |                      |
| 34 21 12 34 | // ori \$02, 0x1234     | # LI RO2, 0x00001234 |
| 00 22 18 27 | // nor \$r3, \$r1, \$r2 | # R3 = 0xFFFF4402    |

# SLT

### **Set Less Than**

| 31 26 | 6 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|---------|---------|-------|--------|------|
| 0x00  | rs      | rt      | rd    | 0x00   | 0x2A |
| 6     | 5       | 5       | 5     | 5      | 6    |

#### Format:

SLT rd, rs, rt

#### Purpose:

To record the result of a less-than comparison.

**Description**:  $rd \leftarrow (rs < rt)$ 

Compare the contents of register \$rs and register \$rt as signed integers and record the Boolean result of the comparison in register \$rd. if \$rs is less than \$rt the result is true, otherwise the result is false.

#### **Restrictions**:

The 32-bit values of register \$rs and \$rt must be singed.

### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SLT: ALU\_OUT <- (RS < RT) ? 1:0;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs < \$rt) ? 1 : 0)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| # TRUE<br>3C 01 FF FF<br>34 21 FF D1<br>3C 01 00 00<br>34 21 00 45<br>00 22 18 2A  | // lui \$01, 0xFFFF<br>// ori \$01, 0xFFD1<br>// lui \$02, 0x0000<br>// ori \$02, 0x0045<br>// slt \$r3, \$r1, \$r2 | ŕ | 0xFFFFFFD1 (Decimal: -47)<br>0x00000045 (Decimal: 69)    |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------|
| # FALSE<br>3C 01 FF FF<br>34 21 FF 85<br>3C 01 FF FF<br>34 21 FC EB<br>00 22 18 2A | // lui \$01, 0xFFFF<br>// ori \$01, 0xFF85<br>// lui \$02, 0xFFFF<br>// ori \$02, 0xFCEB<br>// slt \$r3, \$r1, \$r2 | ŕ | 0xFFFFFF85 (Decimal: -123)<br>0xFFFFFCEB (Decimal: -789) |

# **SLTU**

# Set Less Than Unsigned

| 31 26 | 5 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|---------|-------|-------|--------|------|
| 0x00  | rs      | rt    | rd    | 0x00   | 0x2B |
| 6     | 5       | 5     | 5     | 5      | 6    |

#### Format:

SLTU rd, rs, rt

#### Purpose:

To record the result of an unsigned less-than comparison.

**Description**:  $rd \leftarrow (rs < rt)$ 

Compare the contents of register \$rs and register \$rt as unsigned integers and record the Boolean result of the comparison in register \$rd. if \$rs is less than \$rt the result is true, otherwise the result is false.

#### Restrictions:

The 32-bit values of register \$rs and \$rt must be unsinged.

### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SLT: ALU\_OUT <- (RS < RT) ? 1:0;

WB\_ALU: Reg[IR[15-11]] <- ALU\_OUT(\$rs < \$rt) ? 1:0)

#### **Exceptions:**

None

#### **Programming Notes:**

None

| # TRUE<br>3C 01 00 00<br>34 21 00 23<br>3C 01 00 00<br>34 21 00 45<br>00 22 18 2B  | // lui \$01, 0x0000<br>// ori \$01, 0x0023<br>// lui \$02, 0x0000<br>// ori \$02, 0x0044<br>// slt \$r3, \$r1, \$r2 | # LI R01, 0x00000023 (Decimal: 35) # LI R02, 0x00000044 (Decimal: 68) # R3 = 1 |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| # FALSE<br>3C 01 00 00<br>34 21 00 63<br>3C 01 00 00<br>34 21 00 2F<br>00 22 18 2B | // lui \$01, 0x0000<br>// ori \$01, 0x0063<br>// lui \$02, 0x0000<br>// ori \$02, 0x002F<br>// slt \$r3, \$r1, \$r2 | # LI R01, 0x00000063 (Decimal: 99) # LI R02, 0x0000002F (Decimal: 47) # R3 = 0 |

# **BREAK**

| 31 2 | 6 25 21 | 20 16 | 15 11 | . 10 6 | 5    | 0 |
|------|---------|-------|-------|--------|------|---|
| 0x00 | 0x00    | 0x00  | 0x00  | 0x00   | 0x0D |   |
| 6    | 5       | 5     | 5     | 5      | 6    |   |

#### Format:

**BREAK** 

#### Purpose:

To stop the instruction.

#### **Description**:

It will display "Break Instruction Fetched" with the current time. Then, lets us know that we get a safe break. Finally, it will do the Dump\_Registers and Mem\_Dump taskes, which will display the 32 bit MIPS registers and MIPS Data Memory.

**Restrictions**: None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

NS <- BREAK;
```

**Exceptions**: None

Programming Notes: None

```
//
OC 10 00 15
                              jal mem2mem
3C OF FF FF
                              lui $15, 0xFFFF
              //
                              ori $15, 0xFFFF
35 EF FF FF
              //
                                                 # LI R15, OxFFFFFFF "pass flag"
00 00 00 0D
                              break
              //
8D F1 00 00
              // mem2mem: lw $17,00($15)
                                                            # do mem to
AD D1 00 00
                              sw $17,00($14)
              //
                                                            # mem transfer
21 EF 00 04
              //
                              addi $15, $15, 04
                                                            # bump both source
21 CE 00 04
                              addi $14, $14, 04
                                                            # and dest pointers
              //
21 AD FF FF
              //
                              addi $13, $13, -1
                                                            # dec the loop counter
15 A0 FF FA
                              bne $13, $00, mem2mem
                                                            # and continue till done
              //
03 E0 00 08
                              jr $31
                                                            # return to calling code
              //
00 00 00 0D
              //
                              break
                                                            # safety net
```

# **SETIE**



#### Format:

SETIE

#### Purpose:

To set interrupt enable flag.

#### **Description**:

We will update our present interrupt enable flag state to 1'b1 and pass it to our next interrupt enable flag state. Then, we go to FETCH.

Restrictions: None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

NS < SETIE;

SETIE: NS <- FETCH;
```

**Exceptions**: None

Programming Notes: None

```
@0
00 00 00 1F
               // main: setie
@200
3C 10 10 01
               // isr:
                        lui $16, 0x1001
                                              # load destination IO address
36 10 00 C0
               //
                        ori $16, 0x00C0
                                              # 0x100100C0 into r16
3C 11 80 00
               //
                        lui $17, 0x8000
                                              # initialize the pattern of
36 31 FF FF
                        ori $17, 0xFFFF
                                              # 0x8000FFFF into r17
               //
20 12 00 10
               //
                        addi $18, $0, 0x10
                                              # loop counter set to 16
```

### I – Type Instructions

### BEQ

### **Branch Equal**

| 31 26 | 5 25 21 | 20 16 | 5 15 11 10 | 6 5             | 0        |
|-------|---------|-------|------------|-----------------|----------|
| 0x04  | rs      | rt    | 16 -       | - bit immediate |          |
| 6     | 5       | 5     | •          | 16              | <u>.</u> |

#### Format:

BEQ \$rs, \$rt, branch address

#### Purpose:

Branch if the values of two registers \$rs and \$rs are equal.

#### **Description**:

We compare the 32-bit value of register \$rs with the 32-bit value of register \$rt. If they are equal, we will jump to the calculated branch address. To calculate the branch address, we will shift left the 16-bit immediate by 2. After that, we will take the current PC to add with result and load it to the PC to jump to that address.

Branch address = {PC + {Signed-Extend 16-bit Immediate[29-0],2'b00}}.

#### **Restrictions**:

None

#### Operation:

#### **Exceptions:**

None

#### **Programming Notes:**

None

| // main:   | lui \$01, 0x1234                       |                                                                                                                                                                                                        |
|------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| //         | ori \$01, 0x5678                       | # LI R01, 0x12345678                                                                                                                                                                                   |
| //         | lui \$02, 0x8765                       |                                                                                                                                                                                                        |
| //         | ori \$02, 0x4321                       | # LI R02, 0x87654321                                                                                                                                                                                   |
| //         | add \$03, \$00, \$01                   | # COPY R03, R01                                                                                                                                                                                        |
|            |                                        |                                                                                                                                                                                                        |
| //         | beq \$01, \$02, no_eq                  | # should not branch                                                                                                                                                                                    |
| //         | beq \$01, \$03, yes_eq                 | # should branch                                                                                                                                                                                        |
| // no_eq:  | lui \$14, 0xFFFF                       |                                                                                                                                                                                                        |
| //         | ori \$14,0xFFFF                        | # LI R14, OxFFFFFFFF "fail flag"                                                                                                                                                                       |
| //         | break                                  |                                                                                                                                                                                                        |
| // yes_eq: | add \$14, \$0, \$0                     | # CLR R14 "pass flag"                                                                                                                                                                                  |
|            | // // // // // // // // // // // // // | // ori \$01, 0x5678  // lui \$02, 0x8765  // ori \$02, 0x4321  // add \$03, \$00, \$01  // beq \$01, \$02, no_eq  // beq \$01, \$03, yes_eq  // no_eq: lui \$14, 0xFFFF  // ori \$14, 0xFFFF  // break |

# **BNE**

# **Branch Not Equal**

| 31   | 26 25 | 21 | 20 | 16 15 | 11 10 | 6 5           | 0 |
|------|-------|----|----|-------|-------|---------------|---|
| 0x05 |       | rs | rt |       | 16 –  | bit immediate |   |
| 6    | l .   | 5  | 5  |       |       | 16            |   |

#### Format:

BNE \$rs, \$rt, branch address

#### Purpose:

Branch if the values of two registers \$rs and \$rs are not equal.

#### **Description**:

We compare the 32-bit value of register \$rs with the 32-bit value of register \$rt. If they are not equal, we will jump to the calculated branch address. To calculate the branch address, we will shift left the 16-bit immediate by 2. After that, we will take the current PC to add with result and load it to the PC to jump to that address.

Branch address = {PC + {Signed-Extend 16-bit Immediate[29-0],2'b00}}.

#### **Restrictions**:

None

#### Operation:

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 3C 01 12 34 | // main:   | lui \$01, 0x1234       |                                 |
|-------------|------------|------------------------|---------------------------------|
| 34 21 56 78 | //         | ori \$01, 0x5678       | # LI R01, 0x12345678            |
| 3C 02 87 65 | //         | lui \$02, 0x8765       |                                 |
| 34 42 43 21 | //         | ori \$02, 0x4321       | # LI R02, 0x87654321            |
| 00 01 18 20 | //         | add \$03, \$00, \$01   | # COPY R03, R01                 |
|             |            |                        |                                 |
| 14 23 00 01 | //         | bne \$01, \$03, no_ne  | # should not branch             |
| 14 22 00 03 | //         | bne \$01, \$02, yes_ne | # should branch                 |
| 3C OF FF FF | // no_ne:  | lui \$15, 0xFFFF       |                                 |
| 35 EF FF FF | //         | ori \$15, 0xFFFF       | # LI R15, OxFFFFFFF "fail flag" |
| 00 00 00 0D | //         | break                  |                                 |
| 00 00 78 20 | // yes_ne: | add \$15, \$0, \$0     | # CLR R15 "pass flag"           |
|             |            |                        |                                 |

# **BLEZ**

# Branch Less Than or Equal Zero

| 31 26 | 5 25 21 | . 20 16 | 11 10 | 6 5           | 0 |
|-------|---------|---------|-------|---------------|---|
| 0x06  | rs      | rt      | 16 –  | bit immediate |   |
| 6     | 5       | 5       |       | 16            |   |

#### Format:

BLEZ \$rs, \$rt, branch address

#### Purpose:

Branch if the value of register \$rt are less than or equal ZERO.

#### **Description**:

We input 0 into register \$rs and compare with the 32-bit value of register \$rt. If the flags are negative or zero, we will jump to the calculated branch address. To calculate the branch address, we will shift left the 16-bit immediate by 2. After that, we will take the current PC to add with result and load it to the PC to jump to that address.

Branch address = {PC + {Signed-Extend 16-bit Immediate[29-0],2'b00}}.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

ALU_OUT <- PC + (sign-extend(IR[15-0]) << 2);

BLEZ: ALU_OUT <- RT <= RS;

BLEZ2: if(zero || negative) PC <- ALU_OUT(PC + (sign-extend(IR[15-0]) << 2));
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 20 03 00 C0 | // blez_p1: | addi \$03, \$00, 0xC0 | # pass flag1 M[C0] < C0      |
|-------------|-------------|-----------------------|------------------------------|
| AD E3 00 00 | //          | sw \$03, 0x00(\$15)   |                              |
| 18 40 00 03 | //          | blez \$02, blez_f2    | # this should not branch     |
| 20 04 00 C4 | //          | addi \$04, \$00, 0xC4 | # pass flag2 M[C4] < C4      |
| AD E4 00 04 | //          | sw \$04, 0x04(\$15)   |                              |
| 08 10 00 13 | //          | j blez_p2             |                              |
| 20 0E FF FE | // blez_f2: | addi \$14, \$00, -2   | # fail flag2 r14 < FFFF_FFFE |
| 00 00 00 0D | //          | break                 |                              |
| 18 00 00 02 | // blez_p2: | blez \$0, blez_p3     | # this should branch         |
| 20 0E FF FD | //          | addi \$14, \$00, -3   | # fail flag3 r14 < FFFF_FFFD |
| 00 00 00 0D | //          | break                 |                              |
| 20 05 00 C8 | // blez_p3: | addi \$05, \$00, 0xC8 | # pass flag3 M[C8] < C8      |
| AD E5 00 08 | //          | sw \$05, 0x08(\$15)   |                              |
|             |             |                       |                              |

### **BGTZ**

# Branch Greater Than or Equal Zero

| 3        | 1 26 | 25 21 | . 20 | 16 15 | 11 10          | 6 5   | 0 |
|----------|------|-------|------|-------|----------------|-------|---|
|          | 0x07 | rs    | rt   |       | 16 – bit immed | liate |   |
| <u> </u> | 6    | 5     | 5    | l     | 16             |       |   |

#### Format:

BGTZ \$rs, \$rt, branch address

#### Purpose:

Branch if the value of register \$rt are greater than or equal ZERO.

#### **Description**:

We input 0 into register \$rs and compare with the 32-bit value of register \$rt. If the flags are non-negative or non-zero, we will jump to the calculated branch address. To calculate the branch address, we will shift left the 16-bit immediate by 2. After that, we will take the current PC to add with result and load it to the PC to jump to that address.

Branch address = {PC + {Signed-Extend 16-bit Immediate[29-0],2'b00}}.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

ALU_OUT <- PC + (sign-extend(IR[15-0]) << 2);

BGTZ: ALU_OUT <- RT >= RS;

BGTZ2: if(~zero || ~negative) PC <- ALU_OUT(PC + (sign-extend(IR[15-0]) << 2));
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

| 1C 40 00 02 | //          | bgtz \$02, bgtz_p1    | # this should pass           |
|-------------|-------------|-----------------------|------------------------------|
| 20 0E FF FC | //          | addi \$14, \$00, -4   | # fail flag3 r14 < FFFF_FFFC |
| 00 00 00 0D | //          | break                 |                              |
| 20 06 00 CC | // bgtz_p1: | addi \$06, \$00, 0xCC | # pass flag4 M[C0] < CC      |
| AD E6 00 0C | //          | sw \$06, 0x0C(\$15)   |                              |
| 1C 20 00 03 | //          | bgtz \$01, bgtz_f2    | # this should not branch     |
| 20 07 00 D0 | //          | addi \$07, \$00, 0xD0 | # pass flag5 M[D0] < D0      |
| AD E7 00 10 | //          | sw \$07, 0x10(\$15)   |                              |
| 08 10 00 23 | //          | j bgtz_p2             |                              |
| 20 0E FF FB | // bgtz_f2: | addi \$14, \$00, -5   | # fail flag5 r14 < FFFF_FFFB |
| 00 00 00 0D | //          | break                 |                              |
| 1C 20 00 03 | // bgtz_p2: | bgtz \$01, bgtz_f3    | # this should not branch     |
| 20 08 00 D4 | //          | addi \$08, \$00, 0xD4 | # pass flag6 M[D0] < D4      |
| AD E8 00 14 | //          | sw \$08, 0x14(\$15)   |                              |
| 08 10 00 29 | //          | j bgtz_p3             |                              |
| 20 0E FF FA | // bgtz_f3: | addi \$14, \$00, -6   | # fail flag6 r14 < FFFF_FFFA |
| 00 00 00 0D | //          | break                 |                              |
| 20 0E 00 00 | // bgtz_p3: | addi \$14, \$00, 0    | # set \$r14 to 0000_0000     |
|             |             |                       |                              |

### **ADDI**

### **Add Immediate**

| 3        | 1 26 | 25 21 | . 20 | 16 15 | 11 10         | 6 5    | 0 |
|----------|------|-------|------|-------|---------------|--------|---|
|          | 0x08 | rs    | rt   |       | 16 – bit imme | ediate |   |
| <u> </u> | 6    | 5     | 5    | "     | 16            |        |   |

#### Format:

ADDI rt, rs, immediate.

#### Purpose:

To add 32-bit integers with a constant.

**Description**: rt <- rs + immediate

The sign-extend 16-bit immediate value is added to the 32-bit value in register \$rs to produce a 32-bit result. The 32-bit result is placed into register \$rt.

They will be overflowed if we add two positive numbers and get a negative number or add two negative numbers and get a positive number.

#### **Restrictions**:

Values in register \$rs and immediate must be signed.

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

ADDI: ALU_OUT <- RS + immediate;
```

WB\_IMM: Reg[IR[20-16]] <- ALU\_OUT(\$rs + immediate);

#### **Exceptions:**

**Integer Overflow** 

#### **Programming Notes:**

None

```
20 02 00 10  // addi $02, $00, 0x10  # LI R02, 0x10
20 42 FF FF  // addi $02, $02, -1  # Decrement R02 by 1
```

# **SLTI**

### Set on Less Than Immediate

| 31 26 | 5 25 21 | 20 16 | 15 11 10 | 6 5           | 0 |
|-------|---------|-------|----------|---------------|---|
| 0x0A  | rs      | rt    | 16 –     | bit immediate |   |
| 6     | 5       | 5     | •        | 16            |   |

#### Format:

SLTI rt, rs, immediate.

#### Purpose:

To record the result of a less-than comparison with a constant.

#### **Description**: $rt \leftarrow (rs < immediate)$

Compare the contents of register \$rs and the sign-extend 16-bit immediate value as signed integers and record the Boolean result of the comparison in register \$rt. if \$rs is less than immediate the result is true, otherwise the result is false.

#### Restrictions:

The 32-bit values of register \$rs and immediate must be singed.

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

SLT: ALU_OUT <- (RS < RT) ? 1 : 0;

WB_IMM: Reg[IR[20-16]] <- ALU_OUT(($rs < $rt) ? 1 : 0);
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

# **SLTIU**

# Set on Less Than Immediate Unsigned

| 31 26 | 5 25 21 | . 20 16 | 15 11 10 | 6 5           | 0 |
|-------|---------|---------|----------|---------------|---|
| 0x0B  | rs      | rt      | 16 –     | bit immediate |   |
| 6     | 5       | 5       | <u> </u> | 16            |   |

#### Format:

SLTIU rt, rs, immediate

#### Purpose:

To record the result of a less-than comparison with a constant.

**Description**:  $rt \leftarrow (rs < immediate)$ 

Compare the contents of register \$rs and the sign-extend 16-bit immediate value as unsigned integers and record the Boolean result of the comparison in register \$rt. if \$rs is less than immediate the result is true, otherwise the result is false.

#### Restrictions:

The 32-bit values of register \$rs and immediate must be unsinged.

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

SLT: ALU_OUT <- (RS < RT) ? 1 : 0;

WB_IMM: Reg[IR[20-16]] <- ALU_OUT(($rs < $rt) ? 1 : 0);
```

**Exceptions**: None

Programming Notes: None

### **ANDI**

### **And Immediate**

|   | 31 2 | 6 25 2 | 1 20 10 | 5 15 11 10 | 6 5           | 0 |
|---|------|--------|---------|------------|---------------|---|
|   | 0x0C | rs     | rt      | 16 -       | bit immediate |   |
| , | 6    | 5      | 5       |            | 16            |   |

#### Format:

ANDI rt, rs, immediate

#### Purpose:

To do a bitwise logical AND with a constant.

**Description**: rt ← rs AND immediate

The 32-bit value in register \$rs are combined with the sign-extend 16-bit immediate in a bitwise logical AND operation. The result is placed into register \$rt.

#### Restrictions:

None

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

AND: ALU\_OUT <- RS and immediate;

WB\_IMM: Reg[IR[20-16]]<- ALU\_OUT(\$rs and immediate)

#### **Exceptions:**

None

#### **Programming Notes:**

None

#### Example:

<u>andi:</u>

R1: 1111\_1111\_0000\_0000 IMM: 1111\_0000\_0000\_0000 R2: 1111\_0000\_0000\_0000

# ORI

### Or Immediate

|   | 31 26 | 5 25 21 | 20 16 | 15 11 10 | 65            | 0 |
|---|-------|---------|-------|----------|---------------|---|
|   | 0x0D  | rs      | rt    | 16 –     | bit immediate |   |
| • | 6     | 5       | 5     |          | 16            |   |

#### Format:

ORI rt, rs, immediate

#### Purpose:

To do a bitwise logical OR with a constant.

**Description**: rt ← rs OR immediate

The 32-bit value in register \$rs are combined with the sign-extend 16-bit immediate in a bitwise logical OR operation. The result is placed into register \$rt.

#### **Restrictions**:

None

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

AND: ALU\_OUT <- RS or immediate;

WB\_IMM: Reg[IR[20-16]]<- ALU\_OUT(\$rs or immediate)

#### **Exceptions:**

None

#### **Programming Notes:**

None

#### Example:

<u>ori:</u>

R1: 1111\_1111\_0000\_0000 IMM: 1111\_0000\_0000\_0000 R3: 1111\_1111\_0000\_0000

### **XORI**

# **Exclusive OR Immediate**

| 3 | 31 26 | 25 21 | 20 16 | 15 11 10 | 6 5           | 0 |
|---|-------|-------|-------|----------|---------------|---|
|   | 0x0E  | rs    | rt    | 16 –     | bit immediate |   |
| _ | 6     | 5     | 5     |          | 16            |   |

#### Format:

XORI rt, rs, immediate

#### Purpose:

To do a bitwise logical Exclusive OR with a constant.

**Description**: rt ← rs XOR immediate

The 32-bit value in register \$rs are combined with the sign-extend 16-bit immediate in a bitwise logical Exclusive OR operation. The result is placed into register \$rt.

#### **Restrictions**:

None

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

AND: ALU\_OUT <- RS xor immediate;

WB\_IMM: Reg[IR[20-16]]<- ALU\_OUT(\$rs xor immediate)

#### **Exceptions:**

None

#### **Programming Notes:**

None

#### Example:

```
20 01 FF 00 // addi $01, $00, 65280 # LI R01, 0xFF00 38 24 F0 00 // xori $01, $04, 61440 # R3 <- 0x0F00
```

<u>xori:</u>

R1: 1111\_1111\_0000\_0000 IMM: 1111\_0000\_0000\_0000 R3: 0000 1111 0000 0000

# LUI

# Load Upper Immediate

|   | 31 26 | 5 25 21 | 20 16 | 15 11 10 | 6 5           | 0 |
|---|-------|---------|-------|----------|---------------|---|
|   | 0x0F  | rs      | rt    | 16 –     | bit immediate |   |
| ٠ | 6     | 5       | 5     |          | 16            |   |

#### Format:

LUI rt, immediate

#### Purpose:

To load a constant into the upper half of a word.

**Description**:  $rt \leftarrow immediate \mid \mid 0^{16}$ 

The 16-bit immediate is shifted left 16 bits and concatenated with 16 bits of low-order zeros. The 32-bit result is placed into register rt.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

LUI: ALU_OUT <- (RT[15-0], 16'h0);

WB_IMM: Reg[IR[20-16]] ← ALU_OUT(RT[15-0], 16'h0);
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

### LW

### **Load Word**

| 31   | 26 25 | 21 | 20 1 | 16 15 | 11 10       | 6 5      | 0 |
|------|-------|----|------|-------|-------------|----------|---|
| 0x23 |       | rs | rt   |       | 16 – bit iı | mmediate |   |
| 6    |       | 5  | 5    | •     | 16          | 6        |   |

#### Format:

LW rt, offset(base)

#### Purpose:

To load a word from memory.

**Description**: rt ← memory[base + offset]

The 16-bit signed offset is added to the contents of register base usually from register \$rs to form the effective address. The 32-bit word from that effective address will be loaded and placed into register \$rt.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

LW1: ALU_OUT <- RS + RT;

LW2: dMem[Addr] <- ALU_OUT($rs +$rt)

LW3: Reg[IR[20-16]] <- dMem[$rs+$rt];
```

#### **Exceptions**:

None

#### **Programming Notes:**

None

```
3C 01 FF FF // lui $01, 0xFFFF 
34 21 FF FF // ori $01, 0xFFFF # LI R01, 0xFFFFFFF 
AD E1 00 00 // lw $01, 0($15) # ST [R15], R01
```

### SW

### **Store Word**

| 31   | 26 25 | 21 2 | 20 1 | 6 15 | 11 10    | 6 5       | 0 |
|------|-------|------|------|------|----------|-----------|---|
| 0x2B |       | rs   | rt   |      | 16 – bit | immediate |   |
| 6    | L     | 5    | 5    |      |          | 16        |   |

#### Format:

SW rt, offset(base)

#### Purpose:

To store a word to memory.

**Description**: memory[base + offset] ← rt

The 16-bit signed offset is added to the contents of register base usually from register \$rs to form the effective address. The 32-bit word from that effective address will be loaded and placed into register \$rt.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- sign-extend(IR[15-0]);

SW1: ALU_OUT <- RS + RT;

SW2: dMem[Addr] <- ALU_OUT($rs +$rt);
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

#### J – Type Instructions:

| J  |      |    | Jump  |                 |        |     |   |
|----|------|----|-------|-----------------|--------|-----|---|
| 31 | 26   | 25 | 21 20 | 16 15           | 11 10  | 6 5 | 0 |
|    | 0x02 |    |       | 26 – bit Jump A | ddress |     |   |
|    | 6    |    |       | 26              |        |     |   |

#### Format:

J target

#### Purpose:

To jump to a target address.

#### **Description**:

The j instruction loads an immediate value into the PC register. This immediate value is either a numeric offset or a label (and the assembler converts the label into an offset).

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

J: PC <- {PC[31-28], IR[25-0], 2'b00};
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

# **JAL**

### Jump and Link

| 31 | 26 25 | 21 20 | 16 15        | 11 10      | 6 5 | 0 |
|----|-------|-------|--------------|------------|-----|---|
| 0  | x03   |       | 26 – bit Jur | mp Address |     |   |
|    | 6     |       | 26           |            |     |   |

#### Format:

JAL target

#### Purpose:

To jump to a subroutine, execute, and return.

#### **Description**:

Like the j instruction, except that the return address is loaded into the \$ra register. This allows a subroutine to return to the main body routine after completion.

#### **Restrictions**:

None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

JAL: PC <- {PC[31-28], IR[25-0], 2'b00}; $31 <- PC + 8;
```

#### **Exceptions:**

None

#### **Programming Notes:**

None

#### **Enhanced Instructions:**

### SLA

### Shift Left Arithmetic



#### Format:

SLA rd, rt, shamt

#### Purpose:

To arithmetic left shift a word by a fixed number of bits.

#### **Description**:

The value that register \$rt holds is shifted to the left as many times as shamt specifies. Bits with the value of the sign bit(bit 31) are inserted into the least significant bit as shifting occurs to replace empty bits. The result is placed in register \$rd.

**Restrictions**: None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SRL: ALU_OUT <- RT << shamt;

WB_alu: Reg[IR[15-11]] <- ALU_OUT(RT << shamt);
```

**Exceptions**: None

Programming Notes: None

### **ROL**

# **Rotation Left without Carry**

| 31 | 26   | 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|----|------|-------|---------|-------|--------|------|
|    | 0x00 | 0x00  | rt      | rd    | shamt  | 0x36 |
|    | 6    | 5     | 5       | 5     | 5      | 6    |

#### Format:

ROL rd, rt, shamt

#### Purpose:

To rotate a word to the left by a certain number of bits.

#### **Description**:

The value that register \$rt holds is rotated to the left as many times as shamt specifies. The most significant bit and the least significant bit will be wrapped around. The result is placed in register \$rd.

**Restrictions**: None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SLL: ALU_OUT <- RT << shamt;

WB_alu: Reg[IR[15-11]] <- ALU_OUT(RT << shamt);
```

**Exceptions**: None

Programming Notes: None

### **ROR**

### Rotation Right without Carry

| 31   | 26 2 | 25 22 | L 20 | 16 | 15 | 11 | 10 6  | 5    | 0 |
|------|------|-------|------|----|----|----|-------|------|---|
| 0x00 |      | 0x00  | rt   |    | rd |    | shamt | 0x37 |   |
| 6    | •    | 5     | 5    |    | 5  |    | 5     | 6    |   |

#### Format:

ROR rd, rt, shamt

#### Purpose:

To rotate a word to the right by a certain number of bits.

#### **Description**:

The value that register \$rt holds is rotated to the right as many times as shamt specifies. The most significant bit and the least significant bit will be wrapped around. The result is placed in register \$rd.

Restrictions: None

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

SLL: ALU_OUT <- RT >> shamt;

WB_alu: Reg[IR[15-11]] <- ALU_OUT(RT >> shamt);
```

**Exceptions**: None

Programming Notes: None

# **INPUT**

| 3                                            | 31 26 | 25 2 | 1 20 | 16 15 | 11 10        | 6 5     | 0 |
|----------------------------------------------|-------|------|------|-------|--------------|---------|---|
|                                              | 0x1C  | rs   | rt   |       | 16 – bit imi | mediate |   |
| <u>.                                    </u> | 6     | 5    | 5    | •     | 16           |         |   |

#### Format:

INPUT rt offset(rs)

#### Purpose:

To receive an input from IO and load it into a GPR

**Description**: rt <- ioM[rs + offset]

The 32-bit value in register \$rs is added to the sign-extended 16-bit immediate value to produce a memory address to read from in the IO memory. The 32-bit value that was read is then loaded into register \$rt.

#### **Restrictions**:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- IR[15:0]

INPUT: ALU\_OUT <- RS(\$rs) + RT(IR[15:0])</pre>

INPUT2: D\_in <- ioM[ALU\_OUT(\$rs+imm)]</pre>

INPUT3: \$rt <- D\_in(ioM[(\$rs+imm)]</pre>

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

addi \$3, \$0, 03 # \$3 <- 0x00000003

input \$5, 0(\$3) #\$5 <- ioM[0x00000003]

# OUTPUT

| : | 31 26 | 25 21 | 1 20 1 | 6 15 13 | 1 10 6 5           | 0 |
|---|-------|-------|--------|---------|--------------------|---|
|   | 0x1D  | rs    | rt     |         | 16 – bit immediate |   |
| - | 6     | 5     | 5      | •       | 16                 |   |

#### Format:

OUTPUT rt imm16(rs)

#### Purpose:

To store a word from a GPR into IO Memory.

**Description**: ioM[rs + imm] <- rt

The 32-bit value in \$rs will be added to the sign-extended 16-bit immediate value to produce a memory location to write to in IO memory. The 32-bit value in \$rt will then be stored into that memory location.

#### **Restrictions**:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- IR[15:0]

OUTPUT: ALU\_OUT <- RS(\$rs) + RT(imm)

OUTPUT2: ioM[ALU\_OUT(\$rs+imm)] <- RT(\$rt)

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

addi \$3, \$0, 03 # \$3 <- 0x00000003

output \$3, 0(\$16) # ioM[\$16] <- 0x00000003

# **RETI**

# Return from Interrupt

| 31 | 26   | 25 21 | . 20 16 | 5 15 11 10 | 6 5             | 0 |
|----|------|-------|---------|------------|-----------------|---|
|    | 0x1E | rs    | rt      | 16 -       | - bit immediate |   |
|    | 6    | 5     | 5       |            | 16              |   |

Format: RETI

**Purpose**: To return from an interrupt service routine to the previous location.

**Description**: PC <- dM[\$sp]

Passes in the value at \$sp and at the memory location pointed at to by the SP, POP's the top of stack twice to get the status flags and the return PC. It then updates an saves the new SP value into \$sp.

#### Restrictions:

#### Operation:

```
Fetch: PC <- PC +4; IR <- M[PC];
```

Decode: RS <- Reg[IR[25-21]]; RT <- IR[15:0]

RETI: ALU\_OUT <- RS(\$sp)

RET2I: D\_in <- dMem[ALU\_OUT(\$sp)]

RETI3: Flags <- D\_in, ALU\_OUT <- ALU\_OUT(\$sp) + 4

RETI4: D\_in <- dMem[ALU\_OUT(\$sp+4)], ALU\_OUT <- ALU\_OUT(\$sp+4) + 4

RETI5: PC <- D\_in(PC), ALU\_OUT <- ALU\_OUT(\$sp+8)

RETI6: RF[\$sp] <- ALU\_OUT(\$sp+8)

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

@0

//interrupt here

//return here

@200

reti

# DJNZ

### **Decrement Jump Not Zero**

| 3 | 31 26 | 25 21 | 20 16 | 15 11 10 | 6 5           | 0 |
|---|-------|-------|-------|----------|---------------|---|
|   | 0x30  | rs    | rt    | 16 –     | bit immediate |   |
| _ | 6     | 5     | 5     |          | 16            |   |

Format: DJNZ \$rs, branch offset

**Purpose**: To branch to a location if the GPR specified isn't zero.

**Description**: if(RS != 0); PC <- branch address

Decrements a 32-bit value from a GPR and branches to a branch address if that value isn't zero. If the value is zero, nothing is done.

**Restrictions**: rs and rt must be the same value

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- IR[15:0]

DJNZ: ALU\_OUT <- RS(\$rs) - 1

DJNZ2: \$rt <- ALU\_OUT(\$rs - 1)

if zero flag is set, PC <- branch address

else, pass through

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

addi \$5, \$0, 05 # \$5 <- 0x00000005

addi \$13, \$0, 05# \$13 <- 0x00000005

//loop addi \$5, \$5, 05 #\$5 <- 0x00000005 #\$5 <- 0x00000000A, F, 14, 19, 1E

djnz \$13, loop # loops 5 times

break

# BLT

### **Branch Less Than**

| 3 | 1 26 | 25 21 | . 20 16 | 15 11 10 | 6 5           | 0 |
|---|------|-------|---------|----------|---------------|---|
|   | 0x32 | rs    | rt      | 16 –     | bit immediate |   |
|   | 6    | 5     | 5       |          | 16            |   |

Format: BLT rs, rt, branch offset

**Purpose**: To branch to a location if RS < RT

**Description**: if (RS < RT); PC <- branch address

\$rs and \$rt and subtracted and if a negative flag is set high, the branch address is calculated and branched to.

#### Restrictions:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

BLT: ALU\_OUT <- RS(\$rs) - RT(\$rt)

BLT2: if(N == 1); PC <- branch address

#### **Exceptions**:

#### **Programming Notes:**

#### Example:

addi \$3, \$0, 03 # \$3 <- 0x00000003

addi \$5, \$0, 05 # \$5 <- 0x00000005

blt \$3, \$5, 3 # (\$3 < \$5), branches to branch address.

# **BGE**

# **Branch Greater or Equal**

| 3 | 1 26 | 25 21 | . 20 16 | 11 10 | 6 5           | 0 |
|---|------|-------|---------|-------|---------------|---|
|   | 0x33 | rs    | rt      | 16 –  | bit immediate |   |
|   | 6    | 5     | 5       |       | 16            |   |

Format: BGE rs, rt, branch offset

**Purpose**: To branch if RS >= RT

**Description**: if (RS >= RT); PC <- branch address

\$rs and \$rt are added and if a zero flag is high or if the negative flag is not high, then we will branch to a branch address calculated using the immediate offset.

#### Restrictions:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

BGE: ALU\_OUT <- RS(\$rs) - RT(\$rt)

BGE2: if( $Z \mid | \sim N$ ); PC <- branch address

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

addi \$3, \$0, 03 # \$3 <- 0x00000003

addi \$5, \$0, 05 # \$5 <- 0x00000005

bge \$5, \$3, 8 # (\$5 > \$3), branches to branch address.

# **PUSH**

| 31 26 | 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|-------|---------|-------|--------|------|
| 0x00  | rs    | rt      | rd    | shtamt | 0x30 |
| 6     | 5     | 5       | 5     | 5      | 6    |

Format: PUSH rt

**Purpose**: To push a 32-bit value located in a GPR into the stack.

**Description**: dM[\$sp] <- \$rt

Pushes \$rt into the stack. Pre-decrement, updates the \$sp before pushing into stack.

#### Restrictions:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

PUSH: RS <- RF[\$sp], RT <- \$rt

PUSH2: ALU\_OUT <- RS(\$sp) - 4

PUSH3: dM[ALU\_OUT(\$sp-4)] <- RT(\$rt)

PUSH4: \$sp <- ALU\_OUT(\$sp)

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

lui \$1, 0x1234

ori \$1, 0x5678 # \$1 <- 0x12345678

push \$1 # dM[3F8] <- 0x12345678

### POP

| 31 26 | 5 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|---------|---------|-------|--------|------|
| 0x00  | rs      | rt      | rd    | shtamt | 0x31 |
| 6     | 5       | 5       | 5     | 5      | 6    |

Format: POP rt

**Purpose**: To pop a 32-bit value from top of stack into a GPR.

**Description**: \$rt <- dM[\$sp]

Pops the top of stack into a GPR specified by rt. Post-increment, updates the \$sp after popping.

#### Restrictions:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

POP: RS <- RF[\$sp]

POP2: ALU\_OUT <- RS(\$sp)

POP3: D\_in <- dM[ALU\_OUT(\$sp)]

POP4: \$rt <- D\_in, ALU\_OUT <- ALU\_OUT(\$sp) + 4

POP5: \$sp <- ALU\_OUT

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

lui \$1, 0x1234

ori \$1, 0x5678 # \$1 <- 0x12345678

push \$1 # dM[3F8] <- 0x12345678

pop \$16 # \$16 <- 0x12345678

# **NOP**

# **No Operation**

| 3        | 31 26 | 25 21 | 20 16 | 15 11 | . 10 6 | 5 0  |
|----------|-------|-------|-------|-------|--------|------|
|          | 0x00  | rs    | rt    | rd    | shtamt | 0x32 |
| <u> </u> | 6     | 5     | 5     | 5     | 5      | 6    |

Format: NOP

**Purpose**: To provide one clock tick where no operations are performed.

#### **Description**:

The value in the ALU\_OUT register is passed back onto ALU\_OUT so that the value isn't changed, while taking a clock tick to do it.

#### **Restrictions**:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

NOP: ALU\_OUT <- ALU\_OUT

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

nop

nop

nop

CLR

| 31 26 | 5 25 21 | . 20 16 | 15 11 | . 10 6 | 5 0  |
|-------|---------|---------|-------|--------|------|
| 0x00  | rs      | rt      | rd    | shtamt | 0x33 |
| 6     | 5       | 5       | 5     | 5      | 6    |

Format: CLR rt

**Purpose**: To clear a GPR.

**Description**: \$rt <- 32'h0

Loads all zeros into a GPR.

Restrictions:

#### Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

CLR: ALU\_OUT <- 0x0;

CLR2: \$rt <- ALU\_OUT(0x0)

#### **Exceptions:**

#### **Programming Notes:**

#### Example:

addi \$6, \$0, 16 # \$6 <- 0x00000010

clr \$6 # \$6 <- 0x00000000

MOV

| 31 | 26   | 25 21 | 20 16 | 15 11 | 10 6   | 5 0  |
|----|------|-------|-------|-------|--------|------|
|    | 0x00 | rs    | rt    | rd    | shtamt | 0x34 |
|    | 6    | 5     | 5     | 5     | 5      | 6    |

Format: MOV rs rt

**Purpose**: To move a 32-bit value from one register into another.

**Description**: \$rt <- \$rs

Moves \$rs into \$rt

**Restrictions**:

Operation:

Fetch: PC <- PC +4; IR <- M[PC];

Decode: RS <- Reg[IR[25-21]]; RT <- Reg[IR[20-16]];

MOV: ALU\_OUT <- RS(\$rs)

MOV2: \$rt <- ALU\_OUT(\$rs)

**Exceptions:** 

**Programming Notes:** 

Example:

lui \$4 0xFFFF

ori \$4 0xFFFF # \$4 <- 0xFFFFFFFF

mov \$10, \$4 # \$10 <- 0xFFFFFFF

# Verilog Implementation / Design / Verification

#### **MIPS 32-bit Processor Top Level Module**

```
`timescale 1ns / 1ps
/***************************** C E C S 4 4 0 ******************
 * File Name: MIPS_CU_TB.v
 * Project: Senior Design Project
 * Designer: Eduardo Marquez
                   Tuan Nguyen
* Email: marquez.edu@outlook.com
                 tuannd.ryan2410@gmail.com
 * Rev. No.: Version 1.0
 * Rev. Date: 4/23/17
 * Purpose: This module will structurally connect the MCU, Instruction Unit,
                     Integer Datapath, and Memory modules.
 * Notes:
*************************
module MIPS CU TB;
     // Inputs
     reg sys clk;
     reg reset;
     reg intr;
     reg [31:0] IR;
     // Outputs
     wire int ack;
     wire [1:0] pc sel;
     wire pc_ld;
     wire pc_inc;
     wire ir_ld;
     wire im cs;
     wire im rd;
     wire im wr;
     wire D En;
     wire [1:0] DA sel;
     wire HILO ld;
     wire [2:0] Y sel;
     wire dm cs;
     wire dm rd;
     wire dm wr;
```

```
wire [4:0] FS;
     wire io cs;
     wire io rd;
     wire io wr;
     wire S sel;
     wire SP sel;
     wire [1:0] T sel;
     wire inI, inC, inV, inN, inZ;
     wire outI, outC, outV, outN, outZ;
     wire c;
     wire n;
     wire z;
     wire v;
     wire [31:0] IR out,
                pc_out,
                se_16,
                Addr,
                d in,
                d out;
//***************************
// Instantiate MCU, Instruction Unit, Integer Datapath, and Memory
//**************************
     sys clk, reset, intr, c, n, z, v, IR, int ack, pc sel, pc ld,
MCU mcu (sys clk, reset, intr, c, n, z, v, IR out, int ack, pc sel, pc ld,
//
     pc inc, ir ld, im cs, im rd, im wr, D En, DA sel, T sel, S sel,
     pc_inc, ir_ld, im_cs, im_rd, im_wr, D_En, DA sel, T sel, S sel,
     HILO_ld, Y_sel, dm_cs, dm_rd, dm_wr, FS, io_cs, io_rd, io_wr, SP_sel,
//
     HILO ld, Y sel, dm cs, dm rd, dm wr, FS, io cs, io rd, io wr, SP sel,
//
           input from IDP
                                output to IDP
     inI, inC, inV, inN, inZ, outI, outC, outV, outN, outZ);
                clk, reset, pc sel, pc ld, pc inc, im cs, im wr, im rd,
Instruction Unit iu (sys clk, reset, pc sel, pc ld, pc inc, im cs, im wr,
im rd,
//
                ir ld, pc in, pc out, ir out, se 16);
                ir ld, Addr, pc out, IR out, se 16);
//
                      clk, reset, D En, DA sel, D Addr,
Integer Datapath id (sys clk, reset, D En, DA sel, IR out[15:11],
                      S Addr,
                      IR out[25:21],
//
                                       DT, T Sel, FS, C, N, Z, V,
                      shamt,
     IR out [20:16], IR out [10:6], se 16, T_sel, FS, c, n, z, v,
                   PC in, Y Sel, ALU OUT, D OUT, S sel, SP sel
//
     HILO ld, DY,
     HILO ld, d out, pc out, Y sel, Addr, d in, S sel, SP sel,
//
           input from MCU
                           output to MCU
     outI, outC, outV, outN, outZ, inI, inC, inV, inN, inZ);
```

```
//
                  clk, dm cs, dm wr, dm rd, io cs, io wr, io rd,
      Memory Mem (sys clk, dm cs, dm wr, dm rd, io cs, io wr, io rd,
                                            D In, D Out
//
                              Addr,
                        {20'h0,Addr[11:0]}, d in, d out);
// Instantiate the Unit Under Test (UUT)
      MCU uut (
            .sys_clk(sys_clk),
            .reset(reset),
            .intr(intr),
            .c(c),
            .n(n),
            .z(z),
            .v(v),
            .IR(IR_out),
            .int ack(int ack),
            .pc sel(pc sel),
            .pc ld(pc ld),
            .pc inc(pc inc),
            .ir ld(ir ld),
            .im cs(im cs),
            .im rd(im rd),
            .im wr(im wr),
            .D En (D En),
            .DA sel(DA sel),
            .T sel(T sel),
            .HILO ld(HILO ld),
            .Y sel(Y sel),
            .dm cs(dm cs),
            .dm rd(dm rd),
            .dm wr(dm wr),
            .FS(FS)
      );
      always #5 sys clk = ~sys clk;
      initial begin
            $timeformat(-9, 1, " ns", 9);
            sys clk = 0;
            @(negedge sys clk)
            reset = 1;
            @(negedge sys clk)
            reset = 0;
            //*************
            // Initialize Instruction Memory
            @(negedge sys clk)
            $readmemh("iMem01_Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem02 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem03 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem04 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem05 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem06 Sp17.dat", iu.iMem.irMem);
//
            $readmemh("iMem07 Sp17.dat", iu.iMem.irMem);
```

```
//
            $readmemh("iMem08 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem09 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem10 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem11 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem12 Sp17.dat",iu.iMem.irMem);
//
            $readmemh("iMem13 Sp17 w isr.dat",iu.iMem.irMem);
//
            $readmemh("iMem14 Sp17 w isr.dat",iu.iMem.irMem);
            $readmemh("iMemEnhanced Sp17.dat",iu.iMem.irMem);
            //*************
            // Initialize Data Memory
            @(negedge sys clk)
//
            $readmemh("dMem01 Sp17.dat",Mem.dM);
            $readmemh("dMem02 Sp17.dat", Mem.dM);
//
//
            $readmemh("dMem03 Sp17.dat", Mem.dM);
//
            $readmemh("dMem04 Sp17.dat", Mem.dM);
//
            $readmemh("dMem05 Sp17.dat", Mem.dM);
//
            $readmemh("dMem06 Sp17.dat", Mem.dM);
//
            $readmemh("dMem07 Sp17.dat", Mem.dM);
//
            $readmemh("dMem08 Sp17.dat", Mem.dM);
//
            $readmemh("dMem09 Sp17.dat", Mem.dM);
//
            $readmemh("dMem10 Sp17.dat", Mem.dM);
//
            $readmemh("dMem11_Sp17.dat",Mem.dM);
//
            $readmemh("dMem12 Sp17.dat", Mem.dM);
//
            $readmemh("dMem13 Sp17.dat", Mem.dM);
//
            $readmemh("dMem14 Sp17.dat", Mem.dM);
            $readmemh("dMemEnhanced Sp17.dat", Mem.dM);
            //#400 //about 10 instructions
            #680 //about 17 instructions
            intr = 1;
            #100
            intr = 0;
            //$stop;
      end
```

#### endmodule

#### **MIPS Control Unit**

```
major cycles of fetch, execute and some MIPS instructions from memory,
    including checking for interrupts.
* Notes:
*************************
______
* MCU C O N T R O L W O R D
    int ack=0;
                             FS=5'h0;
    {pc sel, pc ld, pc inc, ir ld} = 5'b00 0 0 0;
    \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
    {D En, DA sel, SP sel, T sel, S_sel, HILO_ld, Y_sel} =
    11'b0 00 0 00 0 0 000;
    \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0 0 0;
    \{io\ cs,\ io\ rd,\ io\ wr\} = 3'b0 0 0;
    \{nsi, nsc, nsv, nsn, nsz\} = 5'b0;
*************************
//***********************
module MCU (sys clk, reset, intr,
                                 // system inputs
                                  // ALU status inputs
         c, n, z, v,
                                  // Instruction Register input
         IR,
                                  // output to I/O subsystem
         int ack,
         pc_sel, pc_ld, pc_inc, ir ld, // rest of control word fields
         im cs, im rd, im wr,
         D En, DA sel, T sel, S sel, HILO ld, Y sel,
         dm cs, dm rd, dm wr,
         FS, io_cs, io_rd, io_wr, SP_sel,
         inI, inC, inV, inN, inZ,
         nsi, nsc, nsv, nsn, nsz);
                              *********
input
       sys clk, reset, intr; //system clock, reset, interrupt request
                             // Integer ALU status inputs
input
        c, n, z, v;
        inI, inC, inV, inN, inZ;// flags from idp
input
input [31:0] IR;
                             // Instruction Register input from IU
      int_ack;
                             // interrupt acknowledge
output
        pc_ld, pc_inc, ir_ld; // ALL OF THE REMAINING
output
         im_cs, im_rd, im_wr; // CONTROL WORD OUTPUTS
output
      D_En, HILO_ld;
dm_cs, dm_rd, dm_wr;
output
                             // for the IU, DP and Data Memory
output
output [1:0] pc sel;
output [1:0] DA sel;
output [1:0] T sel;
output [2:0] Y sel;
output [4:0] FS;
output
      io cs, io rd, io wr;
output
         S sel;
output
        SP sel;
output
        nsi, nsc, nsv, nsn, nsz; //output to IDP
        int ack;
                            // interrupt acknowledge
reg
        pc ld, pc inc, ir ld; // to contain all of the bits
req
```

```
// for all the control word fields
           im cs, im rd, im wr;
reg
           D En, HILO ld;
                                   // needed by the IU, DP and Data Memory
reg
reg
           dm cs, dm rd, dm wr;
reg [1:0]
          pc sel;
reg [1:0] DA sel;
reg [1:0]
           T sel;
reg [2:0] Y sel;
reg [4:0]
           FS;
           io cs, io rd, io wr;
reg
                                      //flag registers
//flag registers
req
           psi, psc, psv, psn, psz;
           nsi, nsc, nsv, nsn, nsz;
reg
           S sel;
reg
           SP sel;
reg
// Declare variables
integer i, X, Y;
//********
// internal data structures
// state assignments
parameter
            = 00, FETCH = 01, DECODE = 02,
RESET
//R-TYPE
SLL = 10, SRL = 11, SRA = 12, JR = 13, MFHI = 14, MFLO = 15, MULT = 16,
DIV = 17, ADD = 18, ADDU = 19, SUB = 20, SUBU = 21, AND = 22, OR = 23,
XOR = 24, NOR = 25, SLT = 26, SLTU = 27, SETIE = 29,
JR2 = 40,
//I-TYPE
BEQ = 50, BNE = 51, BLEZ = 52, BGTZ = 53, ADDI = 54, SLTI = 55, SLTIU = 56,
ANDI = 57, ORI = 58, XORI = 59, LUI = 60, LW = 61, SW = 62,
BEQ2 = 70, BNE2 = 71,
LW2 = 80, LW3 = 81, BLEZ2 = 82, BGTZ2 = 83,
//J-TYPE
J = 90, JAL = 91,
//Enhanced shift operations
SLA = 100, ROL = 101, ROR = 102,
// START AT FOR MORE 130 ENHANCED INSTRUCTIONS
INPUT = 130, OUTPUT = 131, RETI = 132, EKEY = 133,
INPUT2 = 140, INPUT3 = 141, OUTPUT2 = 142, RETI2 = 143, RETI3 = 144,
RETI4 = 145, RETI5 = 146, RETI6 = 147,
// ENHANCEMENTS, HAVE A VARIETY OF INSTRUCTION TYPES
PUSH = 170, PUSH2 = 171, PUSH3 = 172, POP = 173, POP2 = 174,
POP3 = 175, POP4 = 176, DJNZ = 177, DJNZ2 = 178, NOP = 180,
CLR = 181, CLR2 = 182, MOV = 183, MOV2 = 184, BLT = 185, BLT2 = 186,
BGE = 187, BGE2 = 188, POP5 = 189, PUSH4 = 190,
WB alu
            = 30, WB imm = 31, WB Din = 32, WB hi = 33, WB lo = 34,
WB mem
           = 35, INTR 1 = 501, INTR 2 = 502, INTR 3 = 503, INTR 4 = 504,
\overline{1}NTR 5 = 505, INTR 6 = \overline{5}06,
BREAK
            = 510,
```

```
ILLEGAL OP= 511;
//state register (up to 512 states)
reg [8:0] state;
/*************
* 440 MIPS CONTROL UNIT (Finite State Machine) *
// AND gate, only interrupts if the ie flag and intr are both high
assign intrpt = (nsi && intr) ? 1'b1 : 1'b0;
// Flags Register
always@(posedge sys clk, posedge reset)
      if (reset)
            {psi, psc, psv, psn, psz} = 5'b0;
      else
            {psi, psc, psv, psn, psz} = {nsi, nsc, nsv, nsn, nsz};
always @(posedge sys clk, posedge reset)
      if (reset)
     begin
      // control word assignments for ALU OUT <-- 32'h3FC
            @(negedge sys clk)
            int ack=0;
                                          FS=5'h15;
            {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
            \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
            {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
            11'b0 00 0 00 0 0 000;
            \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0 0 0;
            {io cs, io rd, io wr} = 3'b0
            \{nsi, nsc, nsv, nsn, nsz\} = 5'b0;
            state = RESET;
            end
        else
            case (state)
            FETCH:
            if (int ack==0 & intrpt==1)
            //if (int ack==0 & intr==1)
            begin //*** new interrupt pending; prepare for ISR ***
            // control word assignments for "deasserting" everything
                  @(negedge sys clk)
                  int ack=0;
                                                FS=5'h0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs, im\ rd, im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = INTR 1;
            end
            else
            begin //*** no new interrupt pending; fetch and instruction
                  if (int ack==1 & intrpt==0) int ack=1'b0;
                  //if (int ack==1 & intr==0) int ack=1'b0;
                  // control word assignments for IR <- iM[PC]; PC <- PC+4
                  @(negedge sys clk)
```

```
int ack=0;
                                                 FS=5'h0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 1 \ 1;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b1_1_0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = DECODE;
            end
RESET:
            begin
            // control word assignments for p < -- ALU Out(32'h3FC)
                  @(negedge sys clk)
                  int ack=0;
                                                 FS=5 'h0;
                  {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                  \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b1 11 0 00 0 0 000;
                  \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  {nsi, nsc, nsv, nsn, nsz} = 5'b0;
                  state = FETCH;
            end
DECODE:
            begin
                  @(negedge sys clk) // check for MIPS format
                  if (MIPS CU TB.iu.ir out[31:26] == 6'h0)
                  begin
            // it is an R-type format
            // control word assignments: RS <-- $rs RT <-- $rt (default)
                  int ack=0;
                                                FS=5'h0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  {D_En, DA_sel, SP_sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  case (MIPS CU TB.iu.ir out[5:0])
                        6'h00 : state = SLL;
                        6'h02 : state = SRL;
                        6'h03: state = SRA;
                        6'h35: state = SLA;
                        6'h36: state = ROL;
                        6'h37: state = ROR;
                        6'h08: state = JR;
                        6'h10 : state = MFHI;
                        6'h12 : state = MFLO;
                        6'h18 : state = MULT;
                        6'h1A : state = DIV;
                        6'h20: state = ADD;
                        6'h21: state = ADDU;
                        6'h22 : state = SUB;
                        6'h23 : state = SUBU;
```

```
6'h24: state = AND;
            6'h25 : state = OR;
            6'h26: state = XOR;
            6'h27: state = NOR;
            6'h2A : state = SLT;
            6'h2B : state = SLTU;
            6'h0D : state = BREAK;
            6'h1F : state = SETIE;
            6'h30 : state = PUSH;
            6'h31: state = POP;
            6'h32 : state = NOP;
            6'h33: state = CLR;
            6'h34 : state = MOV;
            default: state = ILLEGAL OP;
      endcase
end // end of if for R-type Format
else
begin // it is an I-type or J-type format
      // control word assignments: RS <-- $rs RT <-- DT(se 16)
if (MIPS CU TB.iu.ir out[31:26] != 6'h04 ||
MIPS CU TB.iu.ir out[31:26] != 6'h05 ||
MIPS CU TB.iu.ir out[31:26] != 6'h06 ||
MIPS CU TB.iu.ir out[31:26] != 6'h07 ||
MIPS_CU_TB.iu.ir_out[31:26] != 6'h32 ||
MIPS CU TB.iu.ir out[31:26] != 6'h33) begin
int ack=0;
                              FS=5'h0;
{pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
\{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
{D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
11'b0_00_0_01_0_0_000;
\{dm_cs, dm_rd, dm_wr\} = 3'b0_0_0;
\{io_cs, io_rd, io_wr\} = 3'b0 0 0;
{nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz}; end
else
begin // for branch instruction, RS <-- $rs RT <-- $rt</pre>
int ack=0;
                              FS=5 'h0;
{pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
\{im_cs, im_rd, im_wr\} = 3'b0 0 0;
{D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
11'b0 00 0 00 0 0 000;
\{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
{io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
{nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz}; end
case (MIPS CU TB.iu.ir out[31:26])
            6'h02: state = J;
            6'h03: state = JAL;
            6'h04 : state = BEQ;
            6'h05 : state = BNE;
            6'h06 : state = BLEZ;
            6'h07: state = BGTZ;
            6'h08 : state = ADDI;
            6'h0A : state = SLTI;
            6'h0B : state = SLTIU;
            6'h0C : state = ANDI;
            6'hOD : state = ORI;
            6'h0E : state = XORI;
            6'h0F : state = LUI;
```

```
6'h23: state = LW;
                        6'h2B : state = SW;
                        6'h1C : state = INPUT;
                        6'h1D : state = OUTPUT;
                        6'h1E : state = RETI;
                        6'h1F : state = E KEY;
                        6'h30: state = DJNZ;
                        6'h32 : state = BLT;
                        6'h33 : state = BGE;
                        default: state = ILLEGAL OP;
            endcase
            end // end of else for I-type or J-type formats
            end // end of DECODE
SLL:
            begin // control word assignments:
                  @(negedge sys clk)
                                                FS=5'h0C;
                  int ack=0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                  {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 0 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = WB alu; end
SRL:
            begin // control word assignments:
                  @(negedge sys clk)
                  int ack=0;
                                                FS=5'h0D;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = WB alu; end
SRA:
            begin // control word assignments:
                  @(negedge sys clk)
                                                FS=5'h0E;
                  int ack=0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                  state = WB alu; end
```

SLA:

```
begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5 'h1A;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0';
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
ROL:
            begin// control word assignments:
                   @(negedge sys clk)
                                                   FS=5'h1B;
                   int ack=0;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
ROR:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h1C;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0_0_0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
JR:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs, im\ rd, im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = JR2; end
JR2:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 1 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
```

```
{D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                    11'b0 00 0 00 0 0 000;
                    \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                    {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                    \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                    state = FETCH; end
MFHT:
             begin// control word assignments:
                    @(negedge sys clk)
                    int ack=0;
                                                     FS=5'h0;
                    {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                    \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0\ 0\ 0;
                    {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                    11'b1 00 0 00 0 0 011;
                    \{dm \ cs, \ dm \ rd, \ dm \ wr\} = 3'b0 \ 0 \ 0;
                    \{io_cs, io_rd, io_wr\} = 3'b0_0
                    \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                    state = FETCH; end
MFLO:
             begin// control word assignments:
                    @(negedge sys clk)
                    int ack=0;
                                                     FS=5'h0;
                    {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                    \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                    {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                    11'b1 00 0 00 0 0 100;
                    \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                    {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                    \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                    state = FETCH; end
MULT:
             begin// control word assignments:
                    @(negedge sys clk)
                    int ack=0;
                                                     FS=5'h1E;
                    {pc sel, pc ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                    \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                    {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                    11'b0 00 0 00 0 1 000;
                    \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                    {io cs, io rd, io wr} = 3'b0'0';
                    \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                    state = FETCH; end
DIV:
             begin// control word assignments:
                    @(negedge sys clk)
                    int ack=0;
                                                     FS=5'h1F;
                    {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                    \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                    {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                    11'b0 00 0 00 0 1 000;
                    \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
                    {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                    \{\text{nsi}, \text{nsc}, \text{nsv}, \text{nsn}, \text{nsz}\} = \{\text{psi}, \text{c}, \text{v}, \text{n}, \text{z}\};
```

```
state = WB alu; end
ADD:
            begin// control word assignments: ALU Out <-- $rs + $rt</pre>
                   @(negedge sys clk)
                   int ack=0;
                                                    FS=5'h02;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0
                                       000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
ADDU:
            begin// control word assignments:
                   @(negedge sys clk)
                                                    FS=5'h03;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   {im cs, im rd, im wr} = 3'\overline{b}0 \ 0 \ 0;
                   {D En, DA sel, SP sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0 00 0 00 0 0
                                       000;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
SUB:
            begin// control word assignments:
                   @(negedge sys clk)
                                                    FS=5'h04;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm \ cs, \ dm \ rd, \ dm \ wr\} = 3'b0 \ 0 \ 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
SUBU:
            begin // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                    FS=5'h05;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
AND:
            begin// control word assignments:
                   @(negedge sys clk)
```

```
int ack=0;
                                                   FS=5'h08;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = WB alu; end
OR:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h09;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00 0 0 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = WB alu; end
XOR:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0A;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = WB alu; end
NOR:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0B;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = WB alu; end
SLT:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h06;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
```

```
\{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB alu; end
SLTU:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h07;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm_cs, dm_rd, dm wr\} = 3'b0 0 0;
                   \{io_{cs}, io_{rd}, io_{wr}\} = 3'b0_0_0;
                   \{\text{nsi}, \text{nsc}, \text{nsv}, \text{nsn}, \text{nsz}\} = \{\text{psi}, \text{c}, \text{v}, \text{n}, \text{z}\};
                   state = WB alu; end
//BREAK
SETIE:
            begin// control word assignments:
                   @(negedge sys clk)
                   int_ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 0
                   \{nsi, nsc, nsv, nsn, nsz\} = \{1'b1, psc, psv, psn, psz\};
                   state = FETCH; end
BEQ:
            begin// control word assignments: ALU Out <-- $rs - $rt</pre>
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5 'h04;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0_00_0_000_0_0000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = BEQ2; end
BEQ2:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
```

```
\{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0';
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   pc ld = z;
                   state = FETCH; end
BNE:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h04;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0\ 0\ 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm \ cs, \ dm \ rd, \ dm \ wr\} = 3'b0 \ 0 \ 0;
                   \{io_cs, io_rd, io_wr\} = 3'b0_0
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = BNE2; end
BNE2:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   pc ld = !z;
                   state = FETCH;end
BLEZ:
            begin// control word assignments: R[rs] <= 0</pre>
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b0 0 0;
                   \{io_cs, io_rd, io_wr\} = 3'b0_0_0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = BLEZ2; end
BLEZ2:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
```

```
\{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   pc ld = (n \mid \mid z);
                   state = FETCH; end
BGTZ:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = BGTZ2; end
BGTZ2:
            begin// control word assignments:
                   @(negedge sys clk)
                                                   FS=5 'h0;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 0 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   pc ld = (~n \&\& ~z);
                   state = FETCH; end
ADDI:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h02;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   {im cs, im rd, im wr} = 3^{+}b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB imm; end
SLTI:
            begin// control word assignments:
                   @(negedge sys clk)
                                                   FS=5'h06;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB imm; end
```

```
SLTIU:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h07;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 0 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = WB imm; end
ANDI:
            begin// control word assignments:
                   @(negedge sys clk)
                   int_ack=0;
                                                   FS=5'h16;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = WB imm; end
ORI:
            begin
      // ctrl word assignments for ALU Out <-- $rs | {16'h0, RT[15:0]}</pre>
                   @(negedge sys clk)
                                                   FS=5'h17;
                   int ack=0;
                   {pc\_sel, pc\_ld, pc\_inc, ir\_ld} = 5'b00_0 0 0;
                   \{im_cs, im_rd, im wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = WB imm; end
XORI:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h18;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = WB imm; end
LUI:
            begin
      // control word assignments for ALU Out <-- { RT[15:0], 16'h0}</pre>
                   @(negedge sys clk)
```

```
int ack=0;
                                                  FS=5'h19;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = WB imm; end
LW:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h02;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO ld, Y sel} =
                   11'b0 00 0 01 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = LW2; end
LW2:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b1 1 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = LW3; end
LW3:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 01 0 00 0 0 001;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   \{io_cs, io_rd, io_wr\} = 3'b0 0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = FETCH; end
SW:
            begin
      // control word assignments for ALU Out <-- $rs + $rt(se 16) "EA calc"
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h02;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00 0 0 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
```

```
11'b0 01 0 00 0 0 000;
                  \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                 state = WB mem; end
J:
           begin// control word assignments:
                 @(negedge sys clk)
                 int ack=0;
                                               FS=5'h0;
                  {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b01 1 0 0;
                  \{im\ cs, im\ rd, im\ wr\} = 3'b0 0 0;
                  {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                 11'b0_00_0_000_0_0000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                 \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                 state = FETCH; end
JAL:
           begin// control word assignments:
                 @(negedge sys clk)
                 int_ack=0;
                                               FS=5'h0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b01 \ 1 \ 0 \ 0;
                  \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                 11'b1 10 0 00 0 0 010;
                  \{dm_cs, dm_rd, dm_wr\} = 3'b0 0 0;
                 \{io_cs, io_rd, io_wr\} = 3'b0_0 0;
                  {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                 state = FETCH; end
OUTPUT:
           begin// control word assignments:
                 @(negedge sys clk)
                 int ack=0;
                                               FS=5'h02;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs, im\ rd, im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                 11'b0 00 0 00 0 0 000;
                 \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  \{io_cs, io_rd, io_wr\} = 3'b0'' 0'';
                 \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                 state = OUTPUT2; end
OUTPUT2:
           begin// control word assignments:
                 @(negedge sys clk)
                 int ack=0;
                                               FS=5'h0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
```

```
{D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b1 0 1;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = FETCH; end
TNPUT:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h02;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO_ld, Y_sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm \ cs, \ dm \ rd, \ dm \ wr\} = 3'b0 \ 0 \ 0;
                   \{io_cs, io_rd, io_wr\} = 3'b0_0_0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = INPUT2; end
INPUT2:
            begin// control word assignments:
                   @(negedge sys clk)
                   int_ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b1 1
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = INPUT3; end
INPUT3:
            begin// control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 01 0 00 0 0 001;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = FETCH; end
RETI:
            begin
            // Pass RS(RF[0x1D]) into ALU OUT, RF[0x1D] = \$sp
            // Would need SP sel = 1'b1 if 0x1D hadn't been provided by RETI
            // ALU OUT <- RS($sp)
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5 'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
```

```
\{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = RETI2; end
RETI2:
            begin
            // Post-increment POP the status flags from the stack into D in
            \ensuremath{//} D in is holding the status flags, will bus them
            // here(MCU) in next clock tick
            // Flags will arrive as inI, inC, inV, inN, inZ inputs
            // D in <- dMem[ALU OUT($sp)]</pre>
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b1 1 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = RETI3; end
RETI3:
            begin
            // Send flags from D in to MCU and assign values to NS flags
            // Complete post-increment POP by incrementing the $sp
            // Flags <- D in, ALU OUT <- ALU OUT($sp) + 4
                   @(negedge sys clk)
                                                  FS=5'h11;
                   int ack=0;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 1 0 000;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{inI, inC, inV, inN, inZ\};
                   state = RETI4; end
RETI4:
            begin
            // Post-increment POP the return PC into D in
            // D in <- dMem[ALU OUT($sp+4)], ALU OUT <- ALU OUT($sp+4) + 4
                   @(negedge sys_clk)
                   int ack=0;
                                                  FS=5'h11;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00 0 0 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 1 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b1 1 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  state = RETI5; end
RETI5:
            begin
            // load the return PC into the PC register,
```

```
// hold the $sp to be loaded into RF in next state
            // PC <- D in(PC), ALU OUT <- ALU OUT($sp+8)
                  @(negedge sys clk)
                  int ack=0;
                                                 FS=5'h0;
                  {pc_sel, pc_ld, pc inc, ir ld} = 5'b00 1 0 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0\ 0\ 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 1 0 001;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 0 0;
                  {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  state = RETI6; end
RETI6:
            begin
            // load the $sp into RF[$29], $29 = $sp location
            // iMem should be fetching return PC now
            // RF[$sp] <- ALU OUT($sp+8)
                  @(negedge sys clk)
                  int ack=0;
                                                 FS=5'h0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                  {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO ld, Y sel} =
                  11'b1_11_0_00_0 0
                                     000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = FETCH; end
E KEY:
            begin// control word assignments:
                  @(negedge sys clk)
                                                 FS=5 'h0;
                  int ack=0;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0
                                     000;
                  \{dm_cs, dm_rd, dm wr\} = 3'b0 0 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = FETCH; end
WB alu:
            begin// control word assignments for R[rd] <-- ALU Out</pre>
                  @(negedge sys clk)
                  int ack=0;
                                                 FS=5 'h0;
                  {pc_sel, pc_ld, pc inc, ir ld} = 5'b00 0 0 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b1 00 0 00 0 0 000;
                  \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0\ 0\ 0;
                  {io cs, io rd, io wr} = 3'b0 \ 0'0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = FETCH; end
```

```
WB imm:
            begin// control word assignments for R[rt] <-- ALU Out</pre>
                  @(negedge sys clk)
                  int ack=0;
                                                  FS=5 'h0;
                   {pc_sel, pc_ld, pc inc, ir ld} = 5'b00 0 0 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 01 0 00 0 0
                                     000;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  state = FETCH; end
WB_mem:
            begin
            // control word assignments for M[ ALU Out(rs+se 16)] <-- RT(rt)</pre>
                  @(negedge sys clk)
                                                  FS=5'h0;
                  int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   {im cs, im rd, im wr} = 3'\overline{b}0 \ 0 \ 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0
                                     000;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b1 0 1;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  state = FETCH; end
BREAK:
            begin
                   $display("BREAK INSTRUCTION FETCHED %t", $time);
                  // control word assignments for "deasserting" everything
                  @(negedge sys clk)
                                                  FS=5'h0;
                  int ack=0;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0 0 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  $display("REGISTER'SAFTERBREAK");
                  $display(" ");
                  Dump Registers; // task to output MIPS RegFile
                  $display(" ");
                  $display("time=%t M[3F0]=%h", $time,
                         {MIPS CU TB.Mem.dM[12'h3F0],
                         MIPS CU TB.Mem.dM[12'h3F1],
                         MIPS CU TB.Mem.dM[12'h3F2],
                         MIPS CU TB.Mem.dM[12'h3F3]});
                  $display(" ");
                  Mem Dump;
                  $finish; end
ILLEGAL OP:
            begin
                  $display("ILLEGAL OPCODE FETCHED %t", $time);
```

```
// control word assignments for "deasserting" everything
                  @(negedge sys clk)
                  int ack=0;
                                                  FS=5 'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                   \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0';
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  $display(" ");
                  $display("Memory:");
                  $display(" ");
                  Dump Registers;
                  $display(" ");
                  Dump PC and IR;
                  $finish; end
//INTR 1-INTR 3 for iMem01-iMem13
// start of iMem01-iMem13 INTR's
INTR 1:
            begin
            // PC gets address of interrupt vector; Save PC in $ra
            // control word assignments for ALU Out <- 0x3FC, R[$ra] <- PC
                  @(negedge sys clk)
                  int ack=0;
                                                  FS=5'h15;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b1 10 0 00 0 0 010;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  \{io_cs, io_rd, io_wr\} = 3'b0 0 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = INTR 2; end
INTR 2:
            begin
            // Read address of ISR into D in;
            // control word assignments for D in <- dM[ALU Out(0x3FC]</pre>
                  @(negedge sys clk)
                                                  FS=5'h0;
                  int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                  11'b0 00 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b1 1 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = INTR 3; end
INTR 3:
            begin
            // Reload PC with address of ISR; ack the intr; goto FETCH
            // control word assignments for PC <- D in( dM[0x3FC] ),
            // int ack <- 1
                  @(negedge sys_clk)
                  int ack=1;
                                                  FS=5'h0;
```

```
{pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 1 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0 00 0 00 0 0 001;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 0 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = FETCH; end
// end of iMem01-iMem13 INTR's
// INTR 1-INTR 6 for iMem14
// start of iMem14 INTR's
INTR 1:
            begin
             // Save PC in $ra, read $sp into RS
             // RF[$ra] <- PC, RS <- RF[$sp]
                   @(negedge sys clk)
                                                   FS=5'h0;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   {im cs, im rd, im wr} = 3'\overline{b}0 \ 0 \ 0;
                   {D En, DA sel, SP sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b1 10 1 00 0 0
                                      010;
                   \{dm_cs, dm_rd, dm_wr\} = 3'b0_0_0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = INTR 2; end
INTR 2:
            begin
             // Pass RS into ALU OUT
            // ALU OUT <- RS($sp)
                   @(negedge sys clk)
                                                   FS=5 'h0;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 0 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = INTR 3; end
INTR 3:
            begin
            // read memory(stack) address being pointed to by $sp into D in
            // D in <- dM[ALU OUT($sp)]</pre>
                   @(negedge sys clk)
                                                   FS=5'h0;
                   int ack=0;
                   {pc_sel, pc_ld, pc inc, ir ld} = 5'b00 0 0 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b1 1 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = INTR 4; end
```

```
INTR 4:
            begin
      // load the value contained in the address pointed to by the $sp,
      // into PC,
      // stage the registers to pre-decrement PUSH the PC into the stack
      // PC <- D in(dM[$sp]), ALU OUT <- ALU OUT - 4, RT <- PC \,
                  @(negedge sys clk)
                  int ack=0;
                                                 FS=5'h12;
                  {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00 1 0 0;
                  \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                  {D_En, DA_sel, SP_sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 10 1 0 001;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                  \{io_cs, io_rd, io_wr\} = 3'b0_0_0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = INTR 5; end
INTR 5:
            begin
            // PUSH PC onto stack
            // stage the registers to pre-decrement PUSH the status flags \,
            // into the stack
            // dMem[ALU OUT($sp-4)] <- RT(PC), ALU OUT <- ALU OUT - 4,
            // RT <- status flags</pre>
                  @(negedge sys clk)
                  int ack=0;
                                                 FS=5'h12;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T_sel, S_sel, HILO_ld, Y_sel} =
                  11'b0_00_0_11_1_0_000;
                  \{dm cs, dm rd, dm wr\} = 3'b1 0 1;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = INTR 6; end
INTR 6:
           begin
      // PUSH status flags onto stack,
      // save current $sp value into the RF at address 29($sp), ack the intr
      // dMem[ALU OUT($sp-8)] <- RT(status flags),</pre>
      // RF[\$sp] <- ALU OUT(\$sp-8), int ack <- 1
                  @(negedge sys clk)
                  int ack=1'b1;
                  {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                  \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                  {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b1 11 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b1 0 1;
                  {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                  {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  state = FETCH; end
// end of iMem14 INTR's
```

```
PUSH:
            begin
             // PUSH is pre-decrement, R-TYPE
            // pushes $rt into stack
            // RS <- RF[$sp], RT <- $rt
            // control word assignments:
                   @(negedge sys_clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00_1_00_0_0_000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = PUSH2; end
PUSH2:
            begin
            // ALU OUT <- RS($sp) - 4
            // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h12;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = PUSH3; end
PUSH3:
            begin
            // dM[ALU OUT($sp-4)] <- RT($rt)
            // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 1 0 000;
                   \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b1\ 0\ 1;
                   \{io_cs, io_rd, io_wr\} = 3'b0 0 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = PUSH4; end
PUSH4:
            begin
            // save new sp to $sp $sp <- ALU OUT($sp)</pre>
             // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 \ 0 \ 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 11 0 00 0 0 000;
```

```
\{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0'0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = FETCH; end
POP:
            begin
            // POP is post-increment, I-TYPE
            // POP's top of stack into $rt
            // RS <- RF[$sp]
            // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                  FS=5'h0;
                   {pc_sel, pc_ld, pc_inc, ir_ld} = 5'b00_0_0_0;
                   \{im\ cs, im\ rd, im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0_00_1_00_0_0_000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = POP2; end
POP2:
            begin
            // ALU OUT <- RS($sp)
            // control word assignments:
                   @(negedge sys clk)
                                                  FS=5'h0;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = POP3;
            end
POP3:
            begin
            // D in <- dM[ALU OUT($sp)], keep $sp in ALU OUT
            // control word assignments:
            @(negedge sys clk)
            int ack=0;
                                            FS=5 'h0;
            {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
            \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
            {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
            11'b0 00 0 00 1 0 000;
            \{dm cs, dm rd, dm wr\} = 3'b1 1 0;
            \{io_cs, io_rd, io_wr\} = 3'b0 0 0;
            \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
            state = POP4; end
POP4:
            begin
            // $rt <- D in, ALU OUT <- ALU OUT($sp) + 4
            // control word assignments:
```

```
@(negedge sys clk)
                                                  FS=5'h11;
                  int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0_0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 01 0 00 1 0 001;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                  state = POP5; end
POP5:
            begin
            // $sp <- ALU OUT
            // control word assignments:
                  @(negedge sys clk)
                  int_ack=0;
                                                  FS=5 'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b1 11 0 00 0 0 000;
                  \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                  state = FETCH; end
DJNZ:
            begin
      // opcode, rs, rt, imm16, I-TYPE, decrement RF[rs] then jumps
      // amount of instructions specified in imm16
      // $rs will be decremented, imm16 will specify how many instructions
      // will be jumped
      // $rs and $rt must be the same
      // if $rs is not zero then jump(branch to new address using imm16)
      // control word assignments:
                  @(negedge sys clk)
                  int ack=0;
                                                  FS=5'h10;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                  11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0'0';
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                  state = DJNZ2; end
DJNZ2:
            begin
            //$rt <- ALU OUT
            // control word assignments:
                  @(negedge sys clk)
                  int ack=0;
                                                  FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T_sel, S_sel, HILO_ld, Y_sel} =
                  11'b1 01 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
```

```
{io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   pc ld = \sim z;
                   state = FETCH; end
NOP:
             begin
             // ALL registers remain the same for 1 clock cycle, R-TYPE
             // ALU OUT <- ALU OUT
             // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                    FS=5'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0_00_0_0001_0_000;
{dm_cs, dm_rd, dm_wr} = 3'b0_0_0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = FETCH; end
CLR:
             begin
             // Clears(all zeros) in $rt, R TYPE
             // ALU OUT <- 0x0;
             // control word assignments:
                   @(negedge sys clk)
                   int ack=0;
                                                   FS=5'h13;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                   {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = CLR2; end
CLR2:
             begin
             // $rt <- ALU OUT(0x0)
             // control word assignments:
                   @(negedge sys clk)
                                                    FS=5'h0;
                   int ack=0;
                   \{pc_sel, pc_ld, pc_inc, ir_ld\} = 5'b00_0_0_0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 01 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = FETCH; end
MOV:
             begin
             // moves RF[rs] into RF[rt], R-TYPE
             // ALU OUT <- RS($rs)</pre>
             // control word assignments:
```

```
@(negedge sys clk)
                                                   FS=5'h0;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0_0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   state = MOV2; end
MOV2:
            begin
            // $rt <- ALU OUT($rs)
            // control word assignments:
                   @(negedge sys clk)
                   int_ack=0;
                                                   FS=5 'h0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b1 01 0 00 0 0 000;
                   \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 0
                   {nsi, nsc, nsv, nsn, nsz} = {psi, psc, psv, psn, psz};
                   state = FETCH; end
BLT:
            begin
            // branch if R[rs] < R[rt], I-TYPE</pre>
            // ALU OUT <- RS($rs) - RT($rt)
            // control word assignments:
                   @(negedge sys clk)
                                                   FS=5'h04;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                   \{im_cs, im_rd, im_wr\} = 3'b0_0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0
                                      000;
                   \{dm_cs, dm_rd, dm wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                   state = BLT2; end
BLT2:
            // if N flag is set, then branch using imm16
            // control word assignments:
                   @(negedge sys clk)
                                                   FS=5'h0;
                   int ack=0;
                   {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                   \{im_cs, im_rd, im wr\} = 3'b0 0 0;
                   {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                   11'b0 00 0 00 0 0 000;
                   \{dm\ cs,\ dm\ rd,\ dm\ wr\} = 3'b0 0 0;
                   {io cs, io rd, io wr} = 3'b0 \ 0 \ 0;
                   \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                   pc ld = n;
                   state = FETCH; end
```

```
BGE:
           begin
           // branch if R[rs] >= R[rt], I-TYPE
           // ALU OUT <- RS(\$rs) - RT(\$rt)
           // control word assignments:
                 @(negedge sys clk)
                 int ack=0;
                                             FS=5'h04;
                 {pc sel, pc ld, pc inc, ir ld} = 5'b00 \ 0 \ 0;
                 \{im\ cs,\ im\ rd,\ im\ wr\} = 3'b0 0 0;
                 {D En, DA sel, SP sel, T sel, S sel, HILO ld, Y sel} =
                 11'b0 00 0 00 0 0 000;
                 \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                 \{io_cs, io_rd, io_wr\} = 3'b0'',
                 \{nsi, nsc, nsv, nsn, nsz\} = \{psi, c, v, n, z\};
                 state = BGE2; end
BGE2:
           begin// control word assignments:
                 @(negedge sys clk)
                                             FS=5'h0;
                 int ack=0;
                 {pc sel, pc ld, pc inc, ir ld} = 5'b10 \ 0 \ 0;
                 \{im_cs, im_rd, im_wr\} = 3'b0 0 0;
                 {D_En, DA_sel, SP_sel, T_sel, S_sel, HILO_ld, Y_sel} =
                 11'b0 00 0 00 0 0 000;
                 \{dm cs, dm rd, dm wr\} = 3'b0 0 0;
                 {io cs, io rd, io wr} = 3'b0 0 0;
                 \{nsi, nsc, nsv, nsn, nsz\} = \{psi, psc, psv, psn, psz\};
                 pc ld = (z \mid | \sim n);
                 state = FETCH; end
endcase // end of FSM logic
//*************
//Integer Register File Dump Task
//**************
task Dump Registers;
     begin
           for (i = 0; i < 16; i = i + 1) begin
                 $display ("t=%t $r%0d = %h || t=%t $r%0d = %h",
                 $time, i, MIPS CU TB.id.regfile.RegArray[i],
                 $time, i+16, MIPS CU TB.id.regfile.RegArray[i+16]);
           end
     end
endtask
//**************
//PC and IR Register Dump Task
                            ******
task Dump PC and IR;
     begin
           $display(" ");
           $display("PC Register:");
           $display(" ");
           $display("t=%t PC=%h", $time, MIPS CU TB.iu.mypc.pc out);
           $display(" ");
           $display("IR Register:");
```

```
$display("t=%t IR=%h", $time, MIPS CU TB.iu.myir.ir out);
           $display(" ");
           $display(" ");
     end
endtask
//**************
//Data Memory and I/O Memory Dump Task
//**************
task Mem Dump;
     begin
           $display("
                         DATA MEMORY
                                                IO MEMORY");
           for(i = 9'h0C0; i < 9'h100; i = i + 4) begin</pre>
                X = {MIPS CU TB.Mem.dM[i], MIPS_CU_TB.Mem.dM[i+1],
                MIPS CU TB.Mem.dM[i+2], MIPS CU TB.Mem.dM[i+3]};
                Y = {MIPS CU TB.Mem.ioM[i], MIPS CU TB.Mem.ioM[i+1],
                MIPS_CU_TB.Mem.ioM[i+2], MIPS_CU_TB.Mem.ioM[i+3]);
           display("t=%t DM[%h] = %h | t=%t IOM[%h] = %h", $time, i,
                      X, $time, i, Y);
           end
     end
endtask
endmodule
MIPS Instruction Unit
`timescale 1ns / 1ps
/**************************** C E C S 4 4 0 *********************
* File Name: Instruction Unit.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
                       Tuan Nguyen
* Email: marquez.edu@hotmail.com
                 tuannd.ryan2410@gmail.com
* Rev. No.: Version 1.0
 * Rev. Date: 4/24/17
* Purpose: This module structurally connects the PC, Instruction Memory,
                      the IR, and a mux for the PC.
* Notes:
module Instruction Unit(clk, reset, pc sel, pc ld, pc inc, im cs, im wr,
im rd, ir ld, pc in, pc out, ir out, se 16);
     // Input setting
     input
                      clk, reset, im cs, im wr, im rd,
                      pc ld, pc inc, ir ld;
     input [1:0]
                     pc sel;
     input [31:0]
                      pc in;
```

// Output setting

```
output [31:0] pc out, ir out, se 16;
      // Wire setting
     wire [31:0] pc out, d out, pc mux, ir out;
     // PC MUX for PC in, Branch, and Jump
     assign pc mux = (pc sel == 2'b10) ? {pc out + {se 16[29:0], 2'b00}}:
           // Branch {{16{ir out[15]}}, ir out[15:0]}
                  (pc sel == \frac{2'b01}{2'b0}) ? {20'b0, ir out[9:0], 2'b00}:
           // Jump {pc_out[31:28],ir_out[25:0],2'b00}
                  (pc sel == 2'b00) ? pc in : pc mux;
      // Initialize Module
      //
                       pc_ld, pc_inc, pc_in, pc_out
     PC mypc (clk, reset, pc_ld, pc_inc, pc_mux, pc out);
                             im,cs, im_wr, im_rd, addr, d_in, d_out
     Instruction_Mem iMem (clk, im_cs, im_wr, im_rd, pc_out, 32'h0, d_out);
                       ir ld, ir in, ir out
     IR myir (clk, reset, ir ld, d out, ir out);
     assign se 16 = \{\{16\{\text{ir out}[15]\}\}, \text{ir out}[15:0]\};
endmodule
`timescale 1ns / 1ps
/************************* C E C S 4 4 0 *******************
* File Name: Instruction_Unit.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
                        Tuan Nguyen
* Email: marquez.edu@hotmail.com
                  tuannd.ryan2410@gmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: A register for Program Counter.
* Notes:
*********************
module PC(clk, reset, pc ld, pc inc, pc in, pc out);
     input clk, reset, pc ld, pc inc;
     input [31:0] pc in;
     output [31:0] pc out;
     reg [31:0] pc out;
     always@(posedge clk, posedge reset) begin
           if(reset)
                 pc_out <= 32'b0;</pre>
           else
                 case({pc ld,pc inc})
                       2'b10: pc out <= pc in;
                       2'b01: pc out <= pc out + 4;
```

```
default: pc out <= pc out;</pre>
                 endcase
     end // always block
endmodule
`timescale 1ns / 1ps
/************************ C E C S 4 4 0 *******************
* File Name: Instruction_Unit.v
* Project: Senior Design Project
 * Designer: Eduardo Marquez
                       Tuan Nguyen
* Email: marquez.edu@hotmail.com
                 tuannd.ryan2410@gmail.com
 * Rev. No.: Version 1.0
 * Rev. Date: 4/24/17
* Purpose: A memory of Control Unit.
 * Notes:
*******************************
module Instruction_Mem(clk, im_cs, im_wr, im_rd, addr, d_in, d_out);
      // Inputs & Outputs setting
      input
                         clk, im cs, im wr, im rd;
      input [31:0] addr, d in;
      output [31:0] d out;
      // 4096x8 Byte Addressable Memory
      reg [7:0] irMem [0:4095];
      // Tri state D out that will read when im rd is true or
      // high impedance when im wr is true.
      assign d out = (im cs && im rd && !im wr) ?
           {irMem[addr],irMem[addr+1],irMem[addr+2],irMem[addr+3]} : 32'hz;
      always @(posedge clk) begin
      if (im cs && im wr)
      {irMem[addr],irMem[addr+1],irMem[addr+2],irMem[addr+3]}<=</pre>
                             {d in[31:24],d in[23:16],d in[15:8],d in[7:0]};
       {irMem[addr],irMem[addr+1],irMem[addr+2],irMem[addr+3]}<=</pre>
                    {irMem[addr],irMem[addr+1],irMem[addr+2],irMem[addr+3]};
      end
endmodule
`timescale 1ns / 1ps
/************************** C E C S 4 4 0 *******************
* File Name: Instruction Unit.v
 * Project: Senior Design Project
 * Designer: Eduardo Marquez
```

```
Tuan Nguyen
* Email: marquez.edu@hotmail.com
                  tuannd.ryan2410@gmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: A register of Instruction Register.
* Notes:
************************
module IR(clk, reset, ir ld, ir in, ir out);
     input clk, reset, ir_ld;
     input [31:0] ir in;
     output [31:0] ir_out;
     reg [31:0] ir out;
     always@(posedge clk, posedge reset) begin
           if(reset)
                 ir out <= 32'b0;
           else
                 if(ir_ld)
                       ir out <= ir in;</pre>
                 else
                       ir out <= ir out;</pre>
     end
           // end always block
endmodule
MIPS Integer Datapath
`timescale 1ns / 1ps
/************************* C E C S 4 4 0 *******************
* File Name: Integer_Datapath.v
* Project: Senior Design Project
* Designer: Eduardo Marquez, Tuan Nguyen
 * Email: marquez.edu@hotmail.com, tuannd.ryan2410@gmail.com
 * Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: This file structurally connects the register file module with the
* ALU module. A 2-1 mux and a 5-1 mux decide which path to output will be
* taken. Two 32 bit registers hold data from the ALU.
* Notes:
module Integer Datapath (clk, reset, D En, DA sel, D Addr, S Addr, T Addr,
shamt, DT, T_Sel, FS, C, N, Z, V, HILO_ld, DY, PC_in, Y_Sel, ALU_OUT, D OUT,
S sel, SP sel, inI, inC, inV, inN, inZ, outI, outC, outV, outN, outZ);
```

clk, reset, D En, HILO ld, S sel;

input

```
input [1:0] DA sel;
input [4:0] D Addr, S Addr, T Addr, FS, shamt;
input [31:0] DT, DY, PC in;
input [2:0] Y Sel;
input
           SP sel;
input [1:0] T Sel;
input
           inI, inC, inV, inN, inZ; //flags coming in from MCU
           C, N, Z, V;
output
output [31:0] ALU OUT, D OUT;
output
           outI, outC, outV, outN, outZ; //flags going out to MCU
wire [31:0] S, Sout, T, Tout, Y hi, Y lo, hiOut, loOut, aluin, din;
           C, N, Z, V;
wire [31:0] ALU OUT, D OUT;
wire [4:0] D_MUX;
wire [31:0] Smux;
wire [4:0] SP MUX;
           inI, inC, inV, inN, inZ, outI, outC, outV, outN, outZ;
wire
//******** D - M U X ***************
//DA sel = 0, D MUX = D Addr,
//DA sel = 1, D MUX = T Addr,
//DA sel = 2, D MUX = 31 bit reserved data,
//DA sel = 3, D MUX = 29 bit reserved data.
assign D_MUX = (DA sel == 2'b00) ? D Addr :
           (DA sel == 2'b01) ? T Addr :
            (DA sel == 2'b10) ? 32'h1F : // $ra addr
            (DA sel == 2'b11) ? 32'h1D : // $sp addr
                                         // default
                             D Addr;
// mux to S_Addr of regfile, SP_sel = 1, inputs 29, for $sp
assign SP MUX = (SP sel == 1'b0) ? S Addr : 32'h1D;
//instantiate regfile
                  clk, reset, D en, D Addr, S Addr, T Addr,
regfile32 regfile (clk, reset, D En, D MUX, SP MUX, T Addr,
//
                   D, S,T
                 ALU OUT, S, T);
//T MUX, receives either RF T output, imm16, PC, or flags from MCU
assign Tout = (T Sel == 2'b00)? T
            (T_Sel == 2'b01) ? DT
            (T Sel == 2'b10) ? PC_in :
            (T_Sel == 2'b11) ? {27'b0, inI, inC, inV, inN, inZ} : T;
// mux from ALU OUT to S input of ALU, used to decrement $sp for INTR
// and RETI takes ALU OUT or output of RS
assign Smux = (S sel == 1'b0) ? Sout : aluin;
//instantiate alu
          S, T, FS, Y hi, Y lo, shamt, C, V, N, Z
ALU 32 alu (Smux, D OUT, FS, Y hi, Y lo, shamt, C, V, N, Z);
//HILO registers
//
           clk, reset, ld, D,
reg32 HI (clk, reset, HILO ld, Y hi, hiOut),
```

```
LO (clk, reset, HILO ld, Y lo, loOut);
     //pipelining registers
                      clk, reset, D, Q
     //
     reg32NoLD
                 RS
                     (clk, reset, S, Sout),
                 RT (clk, reset, Tout, D_OUT),
                 ALU Out (clk, reset, Y lo, aluin),
                 D in (clk, reset, DY, din);
     // send flags out to MCU
     assign {outI, outC, outV, outN, outZ} = din[4:0];
     //Y MUX
     assign ALU OUT = (Y Sel == 3'b000) ? (aluin) :
                                    (Y Sel == 3'b001) ? (din) :
                                    (Y_Sel == 3'b010) ? (PC_in) :
                                    (Y_Sel == 3'b011) ? (hiOut) :
                                    (Y Sel == 3'b100) ? (loOut) :
                                                          (32'b0);
Endmodule
`timescale 1ns / 1ps
/************************* C E C S 4 4 0 *******************
* File Name: regfile32.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: This is a 32x32 register file. This will be used to hold data
                      for other modules.
* Notes:
******************************
module regfile32(clk, reset, D en, D Addr, S Addr, T Addr, D, S, T);
                            clk, reset, D_en;
      input
      input [4:0]
                            D Addr, S Addr, T Addr;
      input [31:0]
                            D;
      output wire [31:0]
                          S, T;
      reg [31:0] RegArray [31:0]; //31 is first in list, 0 is last in list
      //read
      assign S = RegArray[S Addr];
      assign T = RegArray[T Addr];
      //write
      always @ (posedge clk, posedge reset)
           //for reset, only $r0 is set to 0
           if(reset)
                       RegArray[0] <= 32'h0;</pre>
```

```
else
                 if(D en)
                       //$r0 is read only, dont write to it
                       if(D Addr != 0)
                             RegArray[D Addr] <= D;</pre>
                       else
                             RegArray[D Addr] <= RegArray[D Addr];</pre>
                 else
                       RegArray[D Addr] <= RegArray[D Addr];</pre>
Endmodule
`timescale 1ns / 1ps
/************************* C E C S 4 4 0 ********************
* File Name: ALU 32.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: This module is a wrapper for the MIPS 32, MUL 32, and DIV 32
     modules. It structurally connects the modules together to form a 32 bit
     ALU with a variety of operations.
* Notes:
*******************************
module ALU 32(S, T, FS, Y hi, Y lo, shamt, C, V, N, Z);
                 [31:0]
                             S, T;
       input
      input
                 [4:0]
                            FS;
      input
                 [4:0]
                             shamt;
                             Y hi, Y lo;
      output wire[31:0]
                             C, V, N, Z;
      output wire
                             Y, rem, quo, Y shift;
      wire
                 [31:0]
      wire
                  [63:0]
                             mul;
      wire
                             mipsC, mipsV, mipsN, mipsZ, mpyZ, divZ;
      wire
                             bsN,bsZ;
      wire
                 [2:0]
                             sType;
      //instantiate
      MIPS 32 MIPS (S,T,FS,Y,mipsC,mipsV);
      MPY 32 MUL (S,T,mul);
      DIV 32 DIV (S,T,rem,quo);
      BShift32bit BSHIFT (T, shamt, sType, Y shift, bsN, bsZ);
      //Shift types
       assign sType = (FS == 5'h0C) ? 3'b000: // Shift left logic
                        (FS == 5'h0D) ? 3'b001: // Shift right logic
                       (FS == 5'h0E) ? 3'b011: // Shift right arithmetic
                       (FS == 5'h1A) ? 3'b010: // Shift left arithmetic
                       (FS == 5'h1B) ? 3'b100: // Rotate left without carry
```

```
(FS == 5'h1C) ? 3'b101: // Rotate right without carry
                                       3'b111; // No Shift
       //mips negative flag, 0 for unsigned
      assign mipsN = (FS == 5'h03) ? 1'b0:
                     (FS == 5'h05) ? 1'b0 :
                     (FS == 5'h07) ? 1'b0 :
                                  Y[31];
      //zero flags
      assign mipsZ = (Y == 32'b0) ? 1'b1 : 1'b0;
      assign mpyZ = (mul == 64'b0) ? 1'b1 : 1'b0;
      assign divZ = (quo == 32'b0) ? 1'b1 : 1'b0;
//if FS==IE, then output MUL, if FS==1F, then DIV, if neither, then output
MIPS
assign{Y hi,Y lo,C,V,N,Z} =
(FS == 5'h1E) ? {mul[63:32],mul[31:0], 1'bx,1'bx,mul[63],mpyZ} : //MUL
(FS == 5'h1F) ? {rem,quo,1'bx,1'bx,quo[31],divZ} :
(FS == 5'h0C || FS == 5'h0D || FS == 5'h0E ||
FS == 5'h1A || FS == 5'h1B || FS == 5'h1C) ?
                       {32'b0,Y_shift,1'bx,1'bx,bsN,bsZ}:
{32'b0,Y,mipsC,mipsV,mipsN,mipsZ};
                                                               //BShift
                                                               //MIPS
Endmodule
`timescale 1ns / 1ps
/***************************** C E C S 4 4 0 ******************
 * File Name: MIPS 32.v
* Project: Senior Design Project
 * Designer: Eduardo Marquez
 * Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
^{\star} Purpose: This module performs most of the operations for the ALU. The FS
* input will determine which operation will be executed. It outputs a 32 bit
 * hex value along with the flags for the respective operations.
 * Notes:
**********************
module MIPS 32(S, T, FS, Y, C, V);
                            S, T;
     input
                 [31:0]
                 [4:0]
                            FS;
     input
     output reg [31:0]
                            Υ;
                                       C, V;
     output reg
                 [1:0]
                            temp;
     reg
     //cast the inputs as integers, makes them signed
     integer int s, int t;
```

```
always @ (S or T or FS) begin
case (FS)
//ARITHMETIC
5'h00: \{V,C,Y\} = \{1'bx,1'bx,S\}; //PASS S
5'h01: \{V,C,Y\} = \{1'bx,1'bx,T\}; //PASS T
5'h02: begin //ADD
//convert to signed integers, needed for signed arithmetic
      int s = S;
      int t = T;
      \{C,Y\} = S + T;
//if 2 equal signs are added together and result in an
//opposite sign, then overflow is HIGH
      V = ((int_s[31] & int_t[31] & \sim Y[31]) |
             (~int_s[31] & ~int_t[31] & Y[31])); end
5'h03: begin //ADDU
      \{C,Y\} = S + T; //overflow will be determined by the carry bit
      V = C; end
5'h04: begin //SUB
      int s = S;
      int t = T;
      \{C,Y\} = S - T;
      //if 2 equal signs are added together and result in an
      //opposite sign, then overflow is HIGH
      V = ((\sim int s[31] \& int t[31] \& Y[31]) |
             (int s[31] & \simint t[31] & \simY[31])); end
5'h05: begin //SUBU
      \{C,Y\} = S - T;
      V = C; end
5'h06: begin //SLT
      \{V,C\} = \{1'bx,1'bx\};
      int s = S;
      int t = T;
      if (int s < int t) Y = 1'b1;
      else Y = 1'b0; end
5'h07: begin //SLTU
      \{V,C\} = \{1'bx,1'bx\};
      if(S < T) Y = 1'b1;
      else Y = 1'b0; end
//LOGIC
5'h08: \{V,C,Y\} = \{1'bx,1'bx,(S & T)\}; //AND
5'h09: \{V,C,Y\} = \{1'bx,1'bx,(S | T)\}; //OR
5'h0A: \{V,C,Y\} = \{1'bx,1'bx,(S ^ T)\}; //XOR
5'h0B: \{V,C,Y\} = \{1'bx,1'bx,(\sim(S \mid T))\};//NOR
5'hOF: begin //INC
      //using temp[1] to hold sign bit of S
      temp[1] = S[31];
      //increment by 1
      int s = S;
      \{C,Y\} = S + 1;
      //temp[0] holds new incremented S sign bit
      temp[0] = S[31];
```

```
//if a positive plus a positive equals
            //a negative, then oveflow is HIGH
            V = (\sim temp[1] \& temp[0]); end
      5'h10: begin//DEC
            temp[1] = S[31];
            int s = S;
            \{C,Y\} = S - 1;
            temp[0] = S[31];
            //if a negative plus a negative equals
            //a positive, then overflow is HIGH
            V = (temp[1] & \sim temp[0]); end
                       //INC4
      5'h11: begin
            temp[1] = S[31];
            int s = S;
            \{C, \overline{Y}\} = S + 4;
            temp[0] = S[31];
            //if a positive plus a positive equals
            //a negative, then oveflow is HIGH
            V = (\sim temp[1] \& temp[0]); end
      5'h12: begin
                       //DEC4
            temp[1] = S[31];
            int s = S;
            \{C,Y\} = S - 4;
            temp[0] = S[31];
            //if a negative plus a negative equals a
            //positive, then overflow is HIGH
            V = (temp[1] & \sim temp[0]); end
      5'h13: \{V,C,Y\} = \{1'b0,1'b0,32'h0\}; // ZEROS
      5'h15: \{V,C,Y\} = \{1'b0,1'b0,32'h3FC\};//SP INIT
      //LOGIC IMMEDIATE
      5'h16: \{V,C,Y\} = \{1'bx,1'bx,(S&\{16'h0,T[15:0]\})\};
                                                             //ANDI
      5'h17: \{V,C,Y\} = \{1'bx,1'bx,(S|\{16'h0,T[15:0]\})\};
                                                            //ORI
      5'h18: \{V,C,Y\} = \{1'bx,1'bx,(S^{16'h0},T[15:0]\})\};
                                                            //XORI
      5'h19: \{V,C,Y\} = \{1'bx,1'bx,\{T[15:0],16'h0\}\};
                                                            //LUI
      default: {V,C,Y} = {1'b0,1'b0,32'h0};
      endcase
      end
endmodule
`timescale 1ns / 1ps
                      ******* C E C S 4 4 0 ***************
* File Name: MPY 32.v
* Project: Senior Design Project
 * Designer: Eduardo Marquez
 * Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
 * Rev. Date: 4/24/17
 * Purpose: This module performs the multiplication operation for the ALU.
 * Notes:
```

```
************************************
module MPY 32(a, b, mul);
     input
                   [31:0] a, b;
                   [63:0] mul;
     output reg
     //cast the inputs as integers, makes them signed
     integer int a, int b;
     always @(a or b) begin
          //convert to signed integers
          int a = a;
          int b = b;
          mul = int a * int b;
     end
endmodule
`timescale 1ns / 1ps
* File Name: DIV 32.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: This module performs the divide operation for the ALU.
* Notes:
************************
module DIV 32(a, b, rem, quo);
     input
                         [31:0] a, b;
                   [31:0] rem, quo;
     output reg
     //cast the inputs as integers, makes them signed
     integer int_a, int_b;
     always @(a or b) begin
          //convert to signed integers
          int a = a;
          int b = b;
          quo = int a / int b;
          rem = int a % int b;
     end
endmodule
`timescale 1ns / 1ps
/*************************** C E C S 4 4 0 *********************
* File Name: BShift32bit.v
* Project: Senior Design Project
```

```
* Designer: Eduardo Marquez
                         Tuan Nguyen
 * Email: marquez.edu@hotmail.com
                  tuannd.ryan2410@gmail.com
 * Rev. No.: Version 1.0
 * Rev. Date: 4/24/17
 * Purpose: 32 bit Barrel Shifter:
                       + shift left logical
                        + shift right logical
                        + shift left arithmetic
                       + shift right arithmetic
                        + rotation left
                        + rotation right
*************************************
module BShift32bit(T,shamt,sType,Y,N,Z);
      input [31:0] T;
      input [4:0] shamt;
      input [2:0] sType;
      output reg [31:0] Y;
      output wire N,Z;
      always@(*) begin
            case({sType,shamt})
                  // left shift
                  8'b000_00001: Y = \{T[30:0], 1'b0\};
                  8'b000 00010: Y = \{T[29:0], 2'b0\};
                  8'b000 00011: Y = \{T[28:0], 3'b0\};
                  8'b000 00100: Y = \{T[27:0], 4'b0\};
                  8'b000 00101: Y = \{T[26:0], 5'b0\};
                  8'b000 00110: Y = {T[25:0], 6'b0};
                  8'b000 00111: Y = {T[24:0],7'b0};
                  8'b000 01000: Y = \{T[23:0], 8'b0\};
                  8'b000 01001: Y = \{T[22:0], 9'b0\};
                  8'b000 01010: Y = \{T[21:0], 10'b0\};
                  8'b000 01011: Y = \{T[20:0], 11'b0\};
                  8'b000 01100: Y = {T[19:0], 12'b0};
                  8'b000 01101: Y = \{T[18:0], 13'b0\};
```

```
8'b000 01110: Y = \{T[17:0], 14'b0\};
8'b000 01111: Y = \{T[16:0], 15'b0\};
8'b000 10000: Y = \{T[15:0], 16'b0\};
8'b000 10001: Y = \{T[14:0], 17'b0\};
8'b000 10010: Y = \{T[13:0], 18'b0\};
8'b000 10011: Y = \{T[12:0], 19'b0\};
8'b000 10100: Y = \{T[11:0], 20'b0\};
8'b000_10101: Y = {T[10:0],21'b0};
8'b000_10110: Y = \{T[9:0], 22'b0\};
8'b000 10111: Y = \{T[8:0], 23'b0\};
8'b000 11000: Y = \{T[7:0], 24'b0\};
8'b000 11001: Y = \{T[6:0], 25'b0\};
8'b000 11010: Y = \{T[5:0], 26'b0\};
8'b000 11011: Y = {T[4:0], 27'b0};
8'b000 11100: Y = {T[3:0],28'b0};
8'b000 11101: Y = \{T[2:0], 29'b0\};
8'b000 11110: Y = \{T[1:0], 30'b0\};
8'b000 111111: Y = {T[0],31'b0};
// shift right
8'b001 00001: Y = \{1'b0,T[31:1]\};
8'b001 00010: Y = \{2'b0, T[31:2]\};
8'b001 00011: Y = \{3'b0, T[31:3]\};
8'b001 00100: Y = \{4'b0, T[31:4]\};
8'b001 00101: Y = \{5'b0,T[31:5]\};
8'b001 00110: Y = \{6'b0, T[31:6]\};
8'b001 00111: Y = \{7'b0, T[31:7]\};
8'b001 01000: Y = \{8'b0,T[31:8]\};
8'b001 01001: Y = \{9'b0, T[31:9]\};
8'b001 01010: Y = \{10'b0, T[31:10]\};
```

```
8'b001 01011: Y = \{11'b0, T[31:11]\};
8'b001 01100: Y = \{12'b0, T[31:12]\};
8'b001 01101: Y = \{13'b0, T[31:13]\};
8'b001 01110: Y = \{14'b0, T[31:14]\};
8'b001 01111: Y = \{15'b0,T[31:15]\};
8'b001 10000: Y = \{16'b0,T[31:16]\};
8'b001 10001: Y = \{17'b0, T[31:17]\};
8'b001_10010: Y = \{18'b0,T[31:18]\};
8'b001 10011: Y = \{19'b0, T[31:19]\};
8'b001 10100: Y = \{20'b0, T[31:20]\};
8'b001 10101: Y = \{21'b0, T[31:21]\};
8'b001 10110: Y = \{22'b0, T[31:22]\};
8'b001 10111: Y = \{23'b0, T[31:23]\};
8'b001 11000: Y = {24'b0,T[31:24]};
8'b001 11001: Y = \{25'b0, T[31:25]\};
8'b001 11010: Y = \{26'b0, T[31:26]\};
8'b001 11011: Y = \{27'b0, T[31:27]\};
8'b001 11100: Y = \{28'b0, T[31:28]\};
8'b001_11101: Y = \{29'b0,T[31:29]\};
8'b001 11110: Y = \{30'b0,T[31:30]\};
8'b001 11111: Y = \{31'b0, T[31]\};
// shift left arithmetic
8'b010 00001: Y = \{T[30:1], \{2\{T[0]\}\}\};
8'b010 00010: Y = \{T[29:1], \{3\{T[0]\}\}\};
8'b010 00011: Y = \{T[28:1], \{4\{T[0]\}\}\};
8'b010 00100: Y = \{T[27:1], \{5\{T[0]\}\}\};
8'b010 00101: Y = \{T[26:1], \{6\{T[0]\}\}\};
8'b010 00110: Y = \{T[25:1], \{7\{T[0]\}\}\};
```

```
8'b010 00111: Y = \{T[24:1], \{8\{T[0]\}\}\};
8'b010 01000: Y = \{T[23:1], \{9\{T[0]\}\}\};
8'b010 01001: Y = \{T[22:1], \{10\{T[0]\}\}\};
8'b010 01010: Y = \{T[21:1], \{11\{T[0]\}\}\};
8'b010 01011: Y = \{T[20:1], \{12\{T[0]\}\}\};
8'b010 01100: Y = \{T[19:1], \{13\{T[0]\}\}\};
8'b010 01101: Y = \{T[18:1], \{14\{T[0]\}\}\};
8'b010_01110: Y = \{T[17:1], \{15\{T[0]\}\}\};
8'b010_01111: Y = {T[16:1], {16{T[0]}}};
8'b010 10000: Y = \{T[15:1], \{17\{T[0]\}\}\};
8'b010 10001: Y = \{T[14:1], \{18\{T[0]\}\}\};
8'b010 10010: Y = \{T[13:1], \{19\{T[0]\}\}\};
8'b010 10011: Y = \{T[12:1], \{20\{T[0]\}\}\};
8'b010 10100: Y = \{T[11:1], \{21\{T[0]\}\}\};
8'b010 10101: Y = \{T[10:1], \{22\{T[0]\}\}\};
8'b010 10110: Y = \{T[9:1], \{23\{T[0]\}\}\};
8'b010 10111: Y = \{T[8:1], \{24\{T[0]\}\}\};
8'b010 11000: Y = \{T[7:1], \{25\{T[0]\}\}\};
8'b010 11001: Y = \{T[6:1], \{26\{T[0]\}\}\};
8'b010 11010: Y = \{T[5:1], \{27\{T[0]\}\}\};
8'b010 11011: Y = \{T[4:1], \{28\{T[0]\}\}\};
8'b010 11101: Y = \{T[3:1], \{29\{T[0]\}\}\};
8'b010 11110: Y = \{T[2:1], \{30\{T[0]\}\}\};
8'b010 11111: Y = \{T[1], \{31\{T[0]\}\}\};
// shift right arithmetic
8'b011 00001: Y = \{\{2\{T[31]\}\}, T[30:1]\};
8'b011 00010: Y = \{\{3\{T[31]\}\}, T[30:2]\};
8'b011 00011: Y = \{\{4\{T[31]\}\}, T[30:3]\};
8'b011 00100: Y = \{\{5\{T[31]\}\}, T[30:4]\};
```

```
8'b011 00101: Y = \{\{6\{T[31]\}\}, T[30:5]\};
8'b011 00110: Y = \{\{7\{T[31]\}\}, T[30:6]\};
8'b011 00111: Y = \{\{8\{T[31]\}\}, T[30:7]\};
8'b011 01000: Y = \{\{9\{T[31]\}\}, T[30:8]\};
8'b011 01001: Y = \{\{10\{T[31]\}\}, T[30:9]\};
8'b011 01010: Y = \{\{11\{T[31]\}\}, T[30:10]\};
8'b011 01011: Y = \{\{12\{T[31]\}\}, T[30:11]\};
8'b011 01100: Y = \{\{13\{T[31]\}\}, T[30:12]\};
8'b011 01101: Y = \{\{14\{T[31]\}\}, T[30:13]\};
8'b011 01110: Y = \{\{15\{T[31]\}\}, T[30:14]\};
8'b011 01111: Y = \{\{16\{T[31]\}\}, T[30:15]\};
8'b011 10000: Y = \{\{17\{T[31]\}\}, T[30:16]\};
8'b011 10001: Y = \{\{18\{T[31]\}\}, T[30:17]\};
8'b011 10010: Y = \{\{19\{T[31]\}\}, T[30:18]\};
8'b011 10011: Y = \{\{20\{T[31]\}\}, T[30:19]\};
8'b011 10100: Y = \{\{21\{T[31]\}\}, T[30:20]\};
8'b011 10101: Y = \{\{22\{T[31]\}\}, T[30:21]\};
8'b011 10110: Y = \{\{23\{T[31]\}\}, T[30:22]\};
8'b011 10111: Y = \{\{24\{T[31]\}\}, T[30:23]\};
8'b011 11000: Y = \{\{25\{T[31]\}\}, T[30:24]\};
8'b011 11001: Y = \{\{26\{T[31]\}\}, T[30:25]\};
8'b011 11010: Y = \{\{27\{T[31]\}\}, T[30:26]\};
8'b011 11011: Y = \{\{28\{T[31]\}\}, T[30:27]\};
8'b011 11101: Y = \{\{29\{T[31]\}\}, T[30:28]\};
8'b011 11110: Y = \{\{30\{T[31]\}\}, T[30:29]\};
8'b011 11111: Y = \{\{31\{T[31]\}\}, T[30]\};
// rotation left
8'b100 00001: Y = \{T[30:0], T[31]\};
```

```
8'b100 00010: Y = \{T[29:0], T[31:30]\};
8'b100 00011: Y = \{T[28:0], T[31:29]\};
8'b100 00100: Y = \{T[27:0], T[31:28]\};
8'b100 00101: Y = \{T[26:0], T[31:27]\};
8'b100 00110: Y = \{T[25:0], T[31:26]\};
8'b100 00111: Y = \{T[24:0], T[31:25]\};
8'b100 01000: Y = \{T[23:0], T[31:24]\};
8'b100_01001: Y = \{T[22:0], T[31:23]\};
8'b100_01010: Y = \{T[21:0], T[31:22]\};
8'b100 01011: Y = \{T[20:0], T[31:21]\};
8'b100 01100: Y = \{T[19:0], T[31:20]\};
8'b100 01101: Y = \{T[18:0], T[31:19]\};
8'b100 01110: Y = \{T[17:0], T[31:18]\};
8'b100_01111: Y = \{T[16:0], T[31:17]\};
8'b100 10000: Y = \{T[15:0], T[31:16]\};
8'b100 10001: Y = \{T[14:0], T[31:15]\};
8'b100 10010: Y = \{T[13:0], T[31:14]\};
8'b100 10011: Y = \{T[12:0], T[31:13]\};
8'b100 10100: Y = \{T[11:0], T[31:12]\};
8'b100 10101: Y = \{T[10:0], T[31:11]\};
8'b100 10110: Y = \{T[9:0], T[31:10]\};
8'b100 10111: Y = \{T[8:0], T[31:9]\};
8'b100 11000: Y = \{T[7:0], T[31:8]\};
8'b100 11001: Y = \{T[6:0], T[31:7]\};
8'b100 11010: Y = \{T[5:0], T[31:6]\};
8'b100 11011: Y = \{T[4:0], T[31:5]\};
8'b100 11100: Y = \{T[3:0], T[31:4]\};
8'b100 11101: Y = \{T[2:0], T[31:3]\};
8'b100 11110: Y = \{T[1:0], T[31:2]\};
```

```
8'b100 11111: Y = \{T[0], T[31:1]\};
// rotation right
8'b101 00001: Y = \{T[0], T[31:1]\};
8'b101 00010: Y = \{T[1:0], T[31:2]\};
8'b101 00011: Y = \{T[2:0], T[31:3]\};
8'b101 00100: Y = \{T[3:0], T[31:4]\};
8'b101_00101: Y = {T[4:0],T[31:5]};
8'b101_00110: Y = \{T[5:0], T[31:6]\};
8'b101 00111: Y = \{T[6:0], T[31:7]\};
8'b101 01000: Y = \{T[7:0], T[31:8]\};
8'b101 \ 01001: Y = \{T[8:0], T[31:9]\};
8'b101 01010: Y = \{T[9:0], T[31:10]\};
8'b101 01011: Y = \{T[10:0], T[31:11]\};
8'b101 \ 01100: Y = \{T[11:0], T[31:12]\};
8'b101 01101: Y = \{T[12:0], T[31:13]\};
8'b101 01110: Y = \{T[13:0], T[31:14]\};
8'b101 01111: Y = \{T[14:0], T[31:15]\};
8'b101 10000: Y = \{T[15:0], T[31:16]\};
8'b101_10001: Y = \{T[16:0], T[31:17]\};
8'b101 10010: Y = \{T[17:0], T[31:18]\};
8'b101_10011: Y = \{T[18:0], T[31:19]\};
8'b101_10100: Y = \{T[19:0], T[31:20]\};
8'b101\ 10101: Y = \{T[20:0], T[31:21]\};
8'b101 10110: Y = \{T[21:0], T[31:22]\};
8'b101 10111: Y = \{T[22:0], T[31:23]\};
8'b101 11000: Y = \{T[23:0], T[31:24]\};
8'b101 11001: Y = \{T[24:0], T[31:25]\};
8'b101 11010: Y = \{T[25:0], T[31:26]\};
```

```
8'b101 11011: Y = \{T[26:0], T[31:27]\};
                 8'b101 11100: Y = \{T[27:0], T[31:28]\};
                 8'b101 11101: Y = \{T[28:0], T[31:29]\};
                 8'b101 11110: Y = \{T[29:0], T[31:30]\};
                 8'b101 11111: Y = \{T[30:0], T[31]\};
           endcase
     end//always block
     assign Z = (Y == 31'b0) ? 1'b1 : 1'b0;
     assign N = Y[31];
endmodule
`timescale 1ns / 1ps
/*************************** C E C S 4 4 0 ********************
* File Name: reg32.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
 * Rev. Date: 4/24/17
* Purpose: This is a 32 bit register module. This will be used to hold data.
 * Notes:
*************************************
module reg32(clk, reset, ld, D, Q);
     input
                              clk, reset, ld;
                 [31:0] D;
     input
     output
                 [31:0] Q;
     reg
                 [31:0] Q;
     always @(posedge clk, posedge reset) begin
           if(reset)
                 Q <= 32'h0;
           else
                 if(ld)
                             Q <= D;
                 else
                            Q <= Q;
     end
endmodule
`timescale 1ns / 1ps
```

```
/*************************** C E C S 4 4 0 ********************
* File Name: reg32NoLD.v
* Project: Senior Design Project
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/24/17
* Purpose: This is a 32 bit register module. This will be used to hold data.
* Notes:
*************************
module reg32NoLD(clk, reset, D, Q);
     input
                         clk, reset;
     input
              [31:0] D;
    output
              [31:0] Q;
              [31:0] Q;
    reg
     always @(posedge clk, posedge reset) begin
         if(reset)
              Q <= 32'h0;
         else
              Q <= D;
     end
endmodule
MIPS Data Memory
`timescale 1ns / 1ps
* File Name: Data_Memory.v
* Project: Lab_Assignment_5
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 3/13/17
* Purpose: This is a memory module.
* Notes:
************************
module Data_Memory(clk, dm_cs, dm_wr, dm_rd, Addr, D_In, D_Out);
```

input

input [31:0] Addr, D In;

clk, dm cs, dm wr, dm rd;

endmodule

# MIPS I/O Memory

```
`timescale 1ns / 1ps
/**************************** C E C S 4 4 0 *********************
* File Name: IO_Memory.v
* Project:
* Designer: Eduardo Marquez
* Email: marquez.edu@hotmail.com
* Rev. No.: Version 1.0
* Rev. Date: 4/19/17
* Purpose: This is a I/O memory module.
* Notes:
*************************
module IO_Memory(clk, io_cs, io_wr, io_rd, Addr, D_In, D_Out);
               clk, io cs, io wr, io rd;
      input [31:0] Addr, D In;
      output [31:0] D Out;
      // 4096 x 8 register array(memory), byte addressable memory
            [7:0] M [0:4095]; //0 is first in list, 4095 is last
      // Tri state D Out, high impedance when im wr is high
      //read
      assign D Out = (io cs && io rd && !io wr) ?
                {M[Addr+1], M[Addr+2], M[Addr+3]} : 32'bz;
      //write
```

endmodule

# **Memory Data Files / Outputs for Design Verification**

### Verification 1:

```
@ O
3c 01 12 34 // main: lui $01, 0x1234
                                                  # LI R01, 0x12345678
34 21 56 78 //
                          ori $01, 0x5678
3c 02 87 65 //
                          lui $02, 0x8765
34 42 43 21 //
                         ori $02, 0x4321
                                                  # LI R02, 0x87654321
00 01 18 20 //
                          add $03, $00, $01
                                                   # COPY R03, R01
beq $01, $02, no_eq  # should not branch
10 23 00 03 // beq $01, $03, yes_eq  # should branch
3c 0e ff ff // no_eq: lui $14, 0xffff
35 ce ff ff // ori $14 0 ---
                          ori $14, 0xFFFFF # LI R14, 0xFFFFFFFF
"fail flag"
00 00 00 0d //
                          breaK
00 00 70 20 // yes eq: add $14, $0, $0
                                                   # CLR R14 "pass flag"
14 23 00 01 //
                           bne $01, $03, no ne # should not branch
                           bne $01, $02, yes ne # should branch
14 22 00 03 //
3c Of ff ff // no_ne: lui $15, OxFFFF
35 ef ff ff
                           ori $15, 0xFFFF
            //
                                                   # LI R15, 0xFFFFFFFF
"fail flag"
00 00 00 0d //
                          break
00 00 78 20 // yes_ne: add $15, $0, $0 3c 0d 10 01 // lui $13, 0x1001
                                                   # CLR R15 "pass flag"
                         ori $13, 0x00C0
sw $01, 0($13)
35 ad 00 c0 //
                                                  # LI R13, 0x100100C0
ad a1 00 00 //
                                                  # ST [R13], R01
00 00 00 0d //
                          break
```

```
t = 620.0 \text{ ns}
                $r00 = 00000000 | | t = 620.0 ns
                                                         $r16 = xxxxxxxx
t = 620.0 \text{ ns}
                 r01 = 12345678 || t= 620.0 ns r17 = xxxxxxx
                                    | | t= 620.0 ns $r18 = xxxxxxxx
t = 620.0 \text{ ns}
                 $r02 = 87654321
                 $r03 = 12345678
                                    | | t= 620.0 \text{ ns}
t = 620.0 \text{ ns}
                                                         $r19 = xxxxxxxx
t = 620.0 \text{ ns}
                 r04 = xxxxxxxx || t= 620.0 ns
                                                         $r20 = xxxxxxxx
t = 620.0 \text{ ns}
                 $r05 = xxxxxxx
                                    | | t= 620.0 \text{ ns}
                                                          $r21 = xxxxxxx
                                     | | t= 620.0 \text{ ns}
t = 620.0 \text{ ns}
                 $r06 = xxxxxxx
                                                           $r22 = xxxxxxxx
t = 620.0 \text{ ns}
                 $r07 = xxxxxxxx
                                     | | t= 620.0 \text{ ns}
                                                           $r23 = xxxxxxxx
                                     || t= 620.0 ns
|| t= 620.0 ns
t = 620.0 \text{ ns}
                 $r08 = xxxxxxx
                                                           $r24 = xxxxxxx
t = 620.0 \text{ ns}
                 $r09 = xxxxxxx
                                                           $r25 = xxxxxxxx
                                     || t= 620.0 ns
                 $r10 = xxxxxxxx
                                                           $r26 = xxxxxxxx
t = 620.0 \text{ ns}
                                     | | t = 620.0 \text{ ns}
                                                          r27 = xxxxxxx
t = 620.0 \text{ ns}
                 $r11 = xxxxxxxx
t = 620.0 \text{ ns}
                 $r12 = xxxxxxx
                                    | | t = 620.0 \text{ ns}
                                                         $r28 = xxxxxxxx
t = 620.0 \text{ ns}
                 r13 = 100100c0 || t= 620.0 ns r29 = 000003fc
t = 620.0 \text{ ns}
                 r14 = 00000000 \mid \mid t = 620.0 \text{ ns} \quad r30 = xxxxxxx
t = 620.0 \text{ ns}
                 r15 = 00000000 \mid \mid t = 620.0 \text{ ns} \quad r31 = xxxxxxx
```

#### time= 620.0 ns M[3F0]=xxxxxxxx

|               | DATA MEMORY             |     |               | IO MEMORY                |
|---------------|-------------------------|-----|---------------|--------------------------|
| t = 620.0  ns | DM[000000c0] = 12345678 |     | t = 620.0  ns | IOM[000000c0] = xxxxxxxx |
| t = 620.0  ns | DM[000000c4] = xxxxxxxx |     | t = 620.0  ns | IOM[000000c4] = xxxxxxxx |
| t = 620.0  ns | DM[000000c8] = xxxxxxxx |     | t = 620.0  ns | IOM[000000c8] = xxxxxxxx |
| t = 620.0  ns | DM[000000cc] = xxxxxxxx |     | t = 620.0  ns | IOM[000000cc] = xxxxxxxx |
| t = 620.0  ns | DM[000000d0] = xxxxxxxx |     | t = 620.0  ns | IOM[000000d0] = xxxxxxx  |
| t = 620.0  ns | DM[000000d4] = xxxxxxxx |     | t = 620.0  ns | IOM[000000d4] = xxxxxxxx |
| t = 620.0  ns | DM[000000d8] = xxxxxxx  |     | t = 620.0  ns | IOM[00000008] = xxxxxxx  |
| t = 620.0  ns | DM[000000dc] = xxxxxxxx |     | t = 620.0  ns | IOM[000000dc] = xxxxxxxx |
| t = 620.0  ns | DM[000000e0] = xxxxxxxx |     | t = 620.0  ns | IOM[000000e0] = xxxxxxxx |
| t = 620.0  ns | DM[000000e4] = xxxxxxxx |     | t = 620.0  ns | IOM[000000e4] = xxxxxxxx |
| t = 620.0  ns | DM[000000e8] = xxxxxxxx |     | t = 620.0  ns | IOM[000000e8] = xxxxxxxx |
| t = 620.0  ns | DM[000000ec] = xxxxxxxx |     | t = 620.0  ns | IOM[000000ec] = xxxxxxxx |
| t = 620.0  ns | DM[000000f0] = xxxxxxxx |     | t = 620.0  ns | IOM[000000f0] = xxxxxxxx |
| t = 620.0  ns | DM[000000f4] = xxxxxxxx |     | t = 620.0  ns | IOM[000000f4] = xxxxxxxx |
| t = 620.0  ns | DM[000000f8] = xxxxxxxx |     | t = 620.0  ns | IOM[000000f8] = xxxxxxxx |
| t = 620.0  ns | DM[000000fc] = xxxxxxxx | 1.1 | t = 620.0  ns | IOM[000000fc] = xxxxxxxx |

## Verification 2:

```
@ 0
3c 01 ff ff // main: lui $01, 0xFFFF
34 21 ff ff // ori $01, 0xFFFF
20 02 00 10 // addi $02, $00, 0x
                       ori $01, 0xFFFF # LI
addi $02, $00, 0x10 # LI
                                                            R01, Oxfffffff
                                                            R02, 0x10
3c Of 10 O1 //
                       lui $15, 0x1001
35 ef 00 c0 //
                       ori $15, 0x00C0
                                                   # LI
                                                            R15, 0x100100C0
00 01 08 42 // top: srl $01, $01, 1
                                                   # logical shift right 1 bit
                       auai $15, $15, 4  # inc memory pointer 4 bytes addi $02, $02, -1  # decrement the loop counter bne $02, $00, top  # and imp to top if
ad e1 00 00 // sw $01, 0($15)
                                                   # ST [R15], R01
21 ef 00 04 //
20 42 ff ff //
14 40 ff fb //
finished
08 10 00 0c //
                   j exit
                                                   # jump around a halt
instruction
00 00 00 0d //
                   break
3c 0e 5a 5a // exit: lui $14, 0x5A5A
35 ce 3c 3c // ori $14, 0x3C3C
                                                  # LI R14, 0x5A5A3C3C
00 00 00 0d //
                       break
```

```
t=3570.0 \text{ ns}
               $r00 = 00000000 | t=3570.0 ns
                                                    $r16 = xxxxxxxx
t=3570.0 ns
               r01 = 0000ffff | t=3570.0 ns  r17 = xxxxxxx
t=3570.0 \text{ ns}
               r02 = 00000000 \mid \mid t=3570.0 \text{ ns} \quad r18 = xxxxxxx
               r03 = xxxxxxxx | | t=3570.0 ns
t=3570.0 \text{ ns}
                                                    $r19 = xxxxxxxx
t=3570.0 ns
               r04 = xxxxxxxx || t=3570.0 ns
                                                    $r20 = xxxxxxx
t=3570.0 \text{ ns}
               $r05 = xxxxxxxx   ||  t=3570.0  ns
                                                     $r21 = xxxxxxx
                                 || t=3570.0 ns
|| t=3570.0 ns
t=3570.0 \text{ ns}
               $r06 = xxxxxxxx
                                                     $r22 = xxxxxxxx
t=3570.0 \text{ ns}
               $r07 = xxxxxxx
                                                      $r23 = xxxxxxxx
                                 || t=3570.0 ns
|| t=3570.0 ns
t=3570.0 \text{ ns}
               $r08 = xxxxxxx
                                                      $r24 = xxxxxxx
t=3570.0 ns
               $r09 = xxxxxxx
                                                     $r25 = xxxxxxxx
                                 || t=3570.0 ns
t=3570.0 ns
               $r10 = xxxxxxxx
                                                     $r26 = xxxxxxxx
               r11 = xxxxxxxx | | t=3570.0 ns
                                                    $r27 = xxxxxxxx
t=3570.0 \text{ ns}
t=3570.0 \text{ ns}
               r12 = xxxxxxxx | t=3570.0 ns
                                                    $r28 = xxxxxxxx
t=3570.0 \text{ ns}
               r13 = xxxxxxxx || t=3570.0 ns r29 = 000003fc
t=3570.0 \text{ ns}
               r14 = 5a5a3c3c | | t=3570.0 \text{ ns}  r30 = xxxxxxx
t=3570.0 \text{ ns}
               r15 = 10010100 || t=3570.0 ns r31 = xxxxxxx
```

#### time=3570.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY             |     |              | IO MEMORY                |
|--------------|-------------------------|-----|--------------|--------------------------|
| t=3570.0  ns | DM[000000c0] = 7fffffff |     | t=3570.0  ns | IOM[000000c0] = xxxxxxxx |
| t=3570.0  ns | DM[000000c4] = 3fffffff |     | t=3570.0  ns | IOM[000000c4] = xxxxxxxx |
| t=3570.0  ns | DM[000000c8] = 1fffffff |     | t=3570.0  ns | IOM[000000c8] = xxxxxxxx |
| t=3570.0  ns | DM[000000cc] = Offfffff |     | t=3570.0  ns | IOM[000000cc] = xxxxxxxx |
| t=3570.0  ns | DM[000000d0] = 07ffffff | -11 | t=3570.0  ns | IOM[000000d0] = xxxxxxx  |
| t=3570.0  ns | DM[000000d4] = 03ffffff | 11  | t=3570.0  ns | IOM[000000d4] = xxxxxxxx |
| t=3570.0  ns | DM[000000d8] = 01ffffff | 11  | t=3570.0  ns | IOM[00000008] = xxxxxxx  |
| t=3570.0  ns | DM[000000dc] = 00ffffff |     | t=3570.0  ns | IOM[000000dc] = xxxxxxxx |
| t=3570.0  ns | DM[000000e0] = 007fffff |     | t=3570.0  ns | IOM[000000e0] = xxxxxxxx |
| t=3570.0  ns | DM[000000e4] = 003fffff | 11  | t=3570.0  ns | IOM[000000e4] = xxxxxxxx |
| t=3570.0  ns | DM[000000e8] = 001fffff | 11  | t=3570.0  ns | IOM[000000e8] = xxxxxxxx |
| t=3570.0  ns | DM[000000ec] = 000fffff | 11  | t=3570.0  ns | IOM[000000ec] = xxxxxxxx |
| t=3570.0  ns | DM[000000f0] = 0007ffff | 11  | t=3570.0  ns | IOM[000000f0] = xxxxxxxx |
| t=3570.0  ns | DM[000000f4] = 0003ffff |     | t=3570.0  ns | IOM[000000f4] = xxxxxxxx |
| t=3570.0  ns | DM[000000f8] = 0001ffff |     | t=3570.0  ns | IOM[000000f8] = xxxxxxx  |
| t=3570.0  ns | DM[000000fc] = 0000ffff |     | t=3570.0  ns | IOM[000000fc] = xxxxxxxx |

# Verification 3:

| 00                                  | 1                                    |                                        |
|-------------------------------------|--------------------------------------|----------------------------------------|
| 3c 01 80 00 // main: 34 21 ff ff // | lui \$01, 0x8000<br>ori \$01, 0xFFFF | # LI R01, 0x8000FFFF                   |
| 20 02 00 10 //                      | addi \$02, \$00, 0x10                | # LI RO1, 0x3000FFFF<br># LI RO2, 0x10 |
| 3c 0f 10 01 //                      | lui \$15, 0x1001                     | HII NOZ, OXIO                          |
| 35 ef 00 c0 //                      | ori \$15, 0x00C0                     | # LI R15, 0x100100C0                   |
| 00 01 08 43 // top:                 | sra \$01, \$01, 1                    | # logical shift right 1                |
| bit                                 |                                      |                                        |
| ad e1 00 00 //                      | sw \$01, 0(\$15)                     | # ST [R15], R01                        |
| 21 ef 00 04 //                      | addi \$15, \$15, 4                   | <pre># increment the memory</pre>      |
| pointer 4 bytes                     |                                      |                                        |
| 20 42 ff ff //                      | addi \$02, \$02, -1                  | # decrement the loop                   |
| counter                             |                                      |                                        |
| 14 40 ff fb //                      | bne \$02, \$00, top                  | <pre># and jmp to top if not</pre>     |
| finished                            |                                      |                                        |
|                                     |                                      |                                        |
| 08 10 00 0c //                      | j exit                               | # jump around a halt                   |
| instruction                         |                                      |                                        |
| 00 00 00 0d //                      | break                                |                                        |
| 3c 0e 5a 5a // exit:                | lui \$14, 0x5A5A                     |                                        |
| 35 ce 3c 3c //                      | ori \$14, 0x3C3C                     | # LI R14, 0x5A5A3C3C                   |
| 00 00 00 0d //                      | break                                | T LI KIY, UKUKUKUC                     |
| 00 00 00 0u //                      | DIEGN                                |                                        |

```
t=3570.0 \text{ ns}
               $r00 = 00000000 | t=3570.0 ns
                                                     $r16 = xxxxxxxx
t=3570.0 ns
               r01 = ffff8000 \mid \mid t=3570.0 \text{ ns} \quad r17 = xxxxxxx
t=3570.0 \text{ ns}
               r02 = 00000000 \mid \mid t=3570.0 \text{ ns} \quad r18 = xxxxxxx
               r03 = xxxxxxxx | | t=3570.0 ns
t=3570.0 \text{ ns}
                                                    $r19 = xxxxxxxx
t=3570.0 ns
               r04 = xxxxxxxx || t=3570.0 ns
                                                     $r20 = xxxxxxx
t=3570.0 \text{ ns}
               $r05 = xxxxxxxx   ||  t=3570.0  ns
                                                      $r21 = xxxxxxx
                                  || t=3570.0 ns
|| t=3570.0 ns
t=3570.0 \text{ ns}
               $r06 = xxxxxxxx
                                                      $r22 = xxxxxxxx
t=3570.0 \text{ ns}
               $r07 = xxxxxxxx
                                                      $r23 = xxxxxxxx
                                  || t=3570.0 ns
|| t=3570.0 ns
t=3570.0 \text{ ns}
               $r08 = xxxxxxx
                                                      $r24 = xxxxxxx
t=3570.0 ns
               $r09 = xxxxxxx
                                                      $r25 = xxxxxxxx
                                  || t=3570.0 ns
t=3570.0 ns
               $r10 = xxxxxxxx
                                                      $r26 = xxxxxxxx
               r11 = xxxxxxxx | | t=3570.0 ns
                                                     $r27 = xxxxxxxx
t=3570.0 \text{ ns}
t=3570.0 ns
               r12 = xxxxxxxx | t=3570.0 ns
                                                    $r28 = xxxxxxxx
t=3570.0 \text{ ns}
               r13 = xxxxxxxx | | t=3570.0 ns r29 = 000003fc
t=3570.0 \text{ ns}
               r14 = 5a5a3c3c | | t=3570.0 \text{ ns}  r30 = xxxxxxx
t=3570.0 \text{ ns}
               r15 = 10010100 || t=3570.0 ns r31 = xxxxxxx
```

#### time=3570.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY             |        |              | IO MEMORY                |
|--------------|-------------------------|--------|--------------|--------------------------|
| t=3570.0  ns | DM[000000c0] = c0007fff |        | t=3570.0  ns | IOM[000000c0] = xxxxxxxx |
| t=3570.0  ns | DM[000000c4] = e0003fff |        | t=3570.0  ns | IOM[000000c4] = xxxxxxxx |
| t=3570.0  ns | DM[000000c8] = f0001fff |        | t=3570.0  ns | IOM[000000c8] = xxxxxxxx |
| t=3570.0  ns | DM[000000cc] = f8000fff |        | t=3570.0  ns | IOM[000000cc] = xxxxxxxx |
| t=3570.0  ns | DM[000000d0] = fc0007ff |        | t=3570.0  ns | IOM[000000d0] = xxxxxxx  |
| t=3570.0  ns | DM[000000d4] = fe0003ff |        | t=3570.0  ns | IOM[000000d4] = xxxxxxxx |
| t=3570.0  ns | DM[000000d8] = ff0001ff |        | t=3570.0  ns | IOM[00000008] = xxxxxxx  |
| t=3570.0  ns | DM[000000dc] = ff8000ff |        | t=3570.0  ns | IOM[000000dc] = xxxxxxxx |
| t=3570.0  ns | DM[000000e0] = ffc0007f |        | t=3570.0  ns | IOM[000000e0] = xxxxxxxx |
| t=3570.0  ns | DM[000000e4] = ffe0003f |        | t=3570.0  ns | IOM[000000e4] = xxxxxxxx |
| t=3570.0  ns | DM[000000e8] = fff0001f |        | t=3570.0  ns | IOM[000000e8] = xxxxxxxx |
| t=3570.0  ns | DM[000000ec] = fff8000f |        | t=3570.0  ns | IOM[000000ec] = xxxxxxxx |
| t=3570.0  ns | DM[000000f0] = fffc0007 |        | t=3570.0  ns | IOM[000000f0] = xxxxxxxx |
| t=3570.0  ns | DM[000000f4] = fffe0003 |        | t=3570.0  ns | IOM[000000f4] = xxxxxxxx |
| t=3570.0  ns | DM[000000f8] = ffff0001 | $\Box$ | t=3570.0  ns | IOM[000000f8] = xxxxxxx  |
| t=3570.0  ns | DM[000000fc] = ffff8000 |        | t=3570.0  ns | IOM[000000fc] = xxxxxxxx |

## Verification 4:

```
@ O
                      lui $01, 0xffff
ori $01, 0xffff # LI R01, 0xfffffff
addi $02, $00, 0x10 # LI R02, 0x10
3c 01 ff ff // main:
34 21 ff ff //
20 02 00 10 //
3c Of 10 O1 //
                         lui $15, 0x1001
35 ef 00 c0 //
                         ori $15, 0x00C0
                                                 # LI R15, 0x100100C0
00 01 08 40 // top:
                        sll $01, $01, 1
                                                 # logical shift left 1 bit
                          sw $01, 0($15)
ad e1 00 00 //
                                                 # ST [R15], R01
21 ef 00 04 //
                          addi $15, $15, 4
                                                 # increment the memory
pointer 4 bytes
20 42 ff ff //
                         addi $02, $02, -1
                                                 # decrement the loop
counter
00 02 18 2a //
                         slt $03, $00, $02
                                                 # r3 <--1 if r0 < r2
                         bne $03, $00, top
14 60 ff fa //
                                                 # jmp if r3==1
08 10 00 0d //
                     j exit
                                                 # jump around a halt
instruction
00 00 00 0d //
                         break
3c 0e 5a 5a // exit:
                        lui $14, 0x5A5A
ori $14, 0x3C3C  # LI R14, 0x5A5A3C3C
35 ce 3c 3c //
00 00 00 0d //
                         break
```

```
t=4210.0 ns
              $r00 = 00000000 | t=4210.0 ns
                                                   $r16 = xxxxxxxx
t=4210.0 \text{ ns}
               r01 = ffff0000 \mid \mid t=4210.0 \text{ ns} \quad r17 = xxxxxxx
               t=4210.0 \text{ ns}
t=4210.0 ns
               $r03 = 00000000
                                | | t=4210.0 \text{ ns}
                                                  $r19 = xxxxxxxx
t=4210.0 \text{ ns}
               r04 = xxxxxxxx | | t=4210.0 ns
                                                   $r20 = xxxxxxx
t=4210.0 ns
               $r05 = xxxxxxx
                                | | t=4210.0 \text{ ns}
                                                    $r21 = xxxxxxx
                                | | t=4210.0 \text{ ns}
t=4210.0 \text{ ns}
               $r06 = xxxxxxx
                                                    $r22 = xxxxxxxx
t=4210.0 ns
               $r07 = xxxxxxxx
                                 | | t=4210.0 \text{ ns}
                                                    $r23 = xxxxxxxx
                                | | t=4210.0 \text{ ns} 
| | t=4210.0 \text{ ns} 
t=4210.0 ns
               $r08 = xxxxxxx
                                                    $r24 = xxxxxxx
t=4210.0 \text{ ns}
               $r09 = xxxxxxx
                                                    $r25 = xxxxxxxx
                                || t=4210.0 ns
t=4210.0 ns
               $r10 = xxxxxxxx
                                                    $r26 = xxxxxxxx
                                | | t=4210.0 \text{ ns}
                                                   $r27 = xxxxxxxx
t=4210.0 \text{ ns}
               $r11 = xxxxxxxx
t=4210.0 ns
               r12 = xxxxxxxx || t=4210.0 ns
                                                  $r28 = xxxxxxxx
t=4210.0 \text{ ns}
               r13 = xxxxxxxx || t=4210.0 ns r29 = 000003fc
t=4210.0 \text{ ns}
               r14 = 5a5a3c3c | | t=4210.0 \text{ ns}  r30 = xxxxxxx
t=4210.0 ns
              r15 = 10010100 || t=4210.0 ns r31 = xxxxxxx
```

#### time=4210.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY             |         |              | IO MEMORY                |
|--------------|-------------------------|---------|--------------|--------------------------|
| t=4210.0  ns | DM[000000c0] = fffffffe |         | t=4210.0  ns | IOM[000000c0] = xxxxxxxx |
| t=4210.0 ns  | DM[000000c4] = fffffffc |         | t=4210.0  ns | IOM[000000c4] = xxxxxxxx |
| t=4210.0  ns | DM[000000c8] = fffffff8 |         | t=4210.0  ns | IOM[000000c8] = xxxxxxxx |
| t=4210.0  ns | DM[000000cc] = fffffff0 |         | t=4210.0  ns | IOM[000000cc] = xxxxxxxx |
| t=4210.0  ns | DM[000000d0] = ffffffe0 | $\Box$  | t=4210.0  ns | IOM[000000d0] = xxxxxxxx |
| t=4210.0  ns | DM[000000d4] = ffffffc0 | $\Box$  | t=4210.0  ns | IOM[000000d4] = xxxxxxxx |
| t=4210.0  ns | DM[000000d8] = ffffff80 | $\Box$  | t=4210.0  ns | IOM[000000d8] = xxxxxxxx |
| t=4210.0  ns | DM[000000dc] = ffffff00 |         | t=4210.0  ns | IOM[000000dc] = xxxxxxxx |
| t=4210.0  ns | DM[000000e0] = fffffe00 |         | t=4210.0  ns | IOM[000000e0] = xxxxxxxx |
| t=4210.0  ns | DM[000000e4] = ffffc00  | $\Box$  | t=4210.0  ns | IOM[000000e4] = xxxxxxxx |
| t=4210.0  ns | DM[000000e8] = fffff800 | $\Box$  | t=4210.0  ns | IOM[000000e8] = xxxxxxxx |
| t=4210.0  ns | DM[000000ec] = fffff000 | $\Box$  | t=4210.0  ns | IOM[000000ec] = xxxxxxxx |
| t=4210.0  ns | DM[000000f0] = ffffe000 | $\Box$  | t=4210.0  ns | IOM[000000f0] = xxxxxxxx |
| t=4210.0  ns | DM[000000f4] = ffffc000 |         | t=4210.0  ns | IOM[000000f4] = xxxxxxxx |
| t=4210.0  ns | DM[000000f8] = ffff8000 | $\perp$ | t=4210.0  ns | IOM[000000f8] = xxxxxxxx |
| t=4210.0  ns | DM[000000fc] = ffff0000 |         | t=4210.0  ns | IOM[000000fc] = xxxxxxxx |

## Verification 5:

```
@ O
                       lui $01, 0xFFFF
ori $01, 0xFFFFF # LI R01, 0xFFFFFFF
13: $02, $00, -16 # LI R02, -16
3c 01 ff ff // main:
34 21 ff ff //
20 02 ff f0 //
3c Of 10 O1 //
                         lui $15, 0x1001
35 ef 00 c0 //
                         ori $15, 0x00C0
                                                  # LI R15, 0x100100C0
00 01 08 40 // top:
                        sll $01, $01, 1
                                                  # logical shift left 1 bit
                          sw $01, 0($15)
ad e1 00 00 //
                                                  # ST [R15], R01
21 ef 00 04 //
                          addi $15, $15, 4
                                                  # increment the memory
pointer 4 bytes
20 42 00 01 //
                         addi $02, $02, 1
                                                  # increment the loop
counter
                         slti $03, $02, 0
bne $03, $00, top
28 43 00 00 //
                                                  \# r3 <--1 if r2 < 0
14 60 ff fa //
                                                  # jmp if r3==1
08 10 00 0d //
                   j exit
                                                  # jump around a halt
instruction
00 00 00 0d //
                         break
3c 0e 5a 5a // exit:
                        lui $14, 0x5A5A
ori $14, 0x3C3C  # LI R14, 0x5A5A3C3C
35 ce 3c 3c //
00 00 00 0d //
                          break
```

```
t=4210.0 ns
              $r00 = 00000000 | t=4210.0 ns
                                                   $r16 = xxxxxxxx
t=4210.0 \text{ ns}
               r01 = ffff0000 \mid \mid t=4210.0 \text{ ns} \quad r17 = xxxxxxx
               t=4210.0 \text{ ns}
t=4210.0 ns
               $r03 = 00000000
                                | | t=4210.0 \text{ ns}
                                                  $r19 = xxxxxxxx
t=4210.0 \text{ ns}
               r04 = xxxxxxxx | | t=4210.0 ns
                                                   $r20 = xxxxxxx
t=4210.0 ns
               $r05 = xxxxxxx
                                | | t=4210.0 \text{ ns}
                                                    $r21 = xxxxxxx
                                | | t=4210.0 \text{ ns}
t=4210.0 \text{ ns}
               $r06 = xxxxxxx
                                                    $r22 = xxxxxxxx
t=4210.0 ns
               $r07 = xxxxxxxx
                                 | | t=4210.0 \text{ ns}
                                                    $r23 = xxxxxxxx
                                | | t=4210.0 \text{ ns} 
| | t=4210.0 \text{ ns} 
t=4210.0 ns
               $r08 = xxxxxxx
                                                    $r24 = xxxxxxx
t=4210.0 \text{ ns}
               $r09 = xxxxxxx
                                                    $r25 = xxxxxxxx
                                || t=4210.0 ns
t=4210.0 ns
               $r10 = xxxxxxxx
                                                    $r26 = xxxxxxxx
                                | | t=4210.0 \text{ ns}
                                                   $r27 = xxxxxxxx
t=4210.0 \text{ ns}
               $r11 = xxxxxxxx
t=4210.0 ns
               r12 = xxxxxxxx || t=4210.0 ns
                                                  $r28 = xxxxxxxx
t=4210.0 \text{ ns}
               r13 = xxxxxxxx || t=4210.0 ns r29 = 000003fc
t=4210.0 \text{ ns}
               r14 = 5a5a3c3c | | t=4210.0 \text{ ns}  r30 = xxxxxxx
t=4210.0 ns
              r15 = 10010100 || t=4210.0 ns r31 = xxxxxxx
```

#### time=4210.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY             |              | IO MEMORY                |
|--------------|-------------------------|--------------|--------------------------|
| t=4210.0  ns | DM[000000c0] = fffffffe | t=4210.0  ns | IOM[000000c0] = xxxxxxxx |
| t=4210.0  ns | DM[000000c4] = fffffffc | t=4210.0  ns | IOM[000000c4] = xxxxxxxx |
| t=4210.0  ns | DM[000000c8] = fffffff8 | t=4210.0  ns | IOM[000000c8] = xxxxxxxx |
| t=4210.0  ns | DM[000000cc] = fffffff0 | t=4210.0  ns | IOM[000000cc] = xxxxxxxx |
| t=4210.0  ns | DM[000000d0] = ffffffe0 | t=4210.0  ns | IOM[000000d0] = xxxxxxx  |
| t=4210.0  ns | DM[000000d4] = ffffffc0 | t=4210.0  ns | IOM[000000d4] = xxxxxxxx |
| t=4210.0  ns | DM[000000d8] = ffffff80 | t=4210.0  ns | IOM[000000d8] = xxxxxxx  |
| t=4210.0  ns | DM[000000dc] = ffffff00 | t=4210.0  ns | IOM[000000dc] = xxxxxxxx |
| t=4210.0  ns | DM[000000e0] = fffffe00 | t=4210.0  ns | IOM[000000e0] = xxxxxxxx |
| t=4210.0  ns | DM[000000e4] = fffffc00 | t=4210.0  ns | IOM[000000e4] = xxxxxxxx |
| t=4210.0  ns | DM[000000e8] = fffff800 | t=4210.0  ns | IOM[000000e8] = xxxxxxxx |
| t=4210.0  ns | DM[000000ec] = fffff000 | t=4210.0  ns | IOM[000000ec] = xxxxxxxx |
| t=4210.0  ns | DM[000000f0] = ffffe000 | t=4210.0  ns | IOM[000000f0] = xxxxxxxx |
| t=4210.0  ns | DM[000000f4] = ffffc000 | t=4210.0  ns | IOM[000000f4] = xxxxxxxx |
| t=4210.0  ns | DM[000000f8] = ffff8000 | t=4210.0  ns | IOM[000000f8] = xxxxxxx  |
| t=4210.0  ns | DM[000000fc] = ffff0000 | t=4210.0  ns | IOM[000000fc] = xxxxxxxx |

# Verification 6:

```
@ O
3c Of 10 O1 // lui $15, 0x1001
35 ef 00 00 // ori $15, 0x0000
                                     # LI R15, 0x10010000 dest data
pointer
           // lui $14, 0x1001
3c 0e 10 01
35 ce 00 c0 // ori $14, 0x00C0
                                      # LI R14, 0x100100C0 dest data
pointer
20 0d 00 10
           // addi $13, $00, 16
                                     # LI R13, 16
                                                            loop counter
8d e1 00 04
           // lw
                    $01, 04($15)
                                      # Load
8d e2 00 08
           // lw
                    $02, 08($15)
                                        R01
           // lw
                    $03, 12($15)
8d e3 00 0c
                                    #
                                          to
           // lw
                   $04, 16($15)
8d e4 00 10
                                     #
                                           R12
                    $05, 20($15)
           // lw
8d e5 00 14
8d e6 00 18
           // lw
                   $06, 24($15)
8d e7 00 1c // lw
                   $07, 28($15)
8d e8 00 20 // lw
                   $08, 32($15)
8d e9 00 24 // lw $09, 36($15)
8d ea 00 28 // lw $10, 40($15)
8d eb 00 2c // lw
                  $11, 44($15)
8d ec 00 30 // lw
                   $12, 48($15)
            // mem2mem:
8d f1 00 00 // lw
                   $17, 00($15)
                                    # do mem to
ad d1 00 00
           // sw
                    $17, 00($14)
                                    # mem transfer
           // addi $15, $15, 04
21 ef 00 04
                                    # bump both source
           // addi $14, $14, 04
21 ce 00 04
                                    # and dest pointers
           // addi $13, $13, -1
21 ad ff ff
                                  # dec the loop counter
           // bne $13, $00, mem2mem # and continue till done
15 a0 ff fa
00 00 00 0d // break
```

```
t=4860.0 ns
              $r00 = 00000000 | t=4860.0 ns
                                                  $r16 = xxxxxxxx
t=4860.0 ns
               r01 = 12345678 || t=4860.0 ns r17 = 000075cc
                                | | t=4860.0 \text{ ns}  $r18 = xxxxxxxx
t=4860.0 ns
               $r02 = 89abcdef
t=4860.0 ns
               $r03 = a5a5a5a5
                                | | t=4860.0 \text{ ns}
                                                  $r19 = xxxxxxxx
t=4860.0 ns
                                | | t=4860.0 \text{ ns}
               $r04 = 5a5a5a5a
                                                  $r20 = xxxxxxx
t=4860.0 ns
               $r05 = 2468ace0
                                | | t=4860.0 \text{ ns}
                                                   $r21 = xxxxxxxx
                                 | | t=4860.0 \text{ ns}
t=4860.0 ns
               $r06 = 13579bdf
                                                    $r22 = xxxxxxxx
t=4860.0 ns
               $r07 = 0f0f0f0f
                                 | | t=4860.0 \text{ ns}
                                                    $r23 = xxxxxxxx
                                | | t=4860.0 \text{ ns} 
| | t=4860.0 \text{ ns} 
t=4860.0 ns
               $r08 = f0f0f0f0
                                                    $r24 = xxxxxxx
               $r09 = 00000009
t=4860.0 \text{ ns}
                                                    $r25 = xxxxxxxx
               $r10 = 0000000a
                                || t=4860.0 ns
t=4860.0 ns
                                                    $r26 = xxxxxxxx
                                | | t=4860.0 \text{ ns}
                                                   r27 = xxxxxxx
t=4860.0 \text{ ns}
               $r11 = 0000000b
t=4860.0 \text{ ns}
               r12 = 0000000c | t=4860.0 ns
                                                  $r28 = xxxxxxxx
t=4860.0 \text{ ns}
               r13 = 00000000 || r29 = 000003fc
t=4860.0 ns
               r14 = 10010100 || t=4860.0 ns r30 = xxxxxxx
t=4860.0 ns
              r15 = 10010040 || t=4860.0 ns r31 = xxxxxxx
```

#### time=4860.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY              |              | IO MEMORY                |
|--------------|--------------------------|--------------|--------------------------|
| t=4860.0  ns | DM[000000c0] = c3c3c3c3  | t=4860.0  ns | IOM[000000c0] = xxxxxxxx |
| t=4860.0  ns | DM[000000c4] = 12345678  | t=4860.0 ns  | IOM[000000c4] = xxxxxxxx |
| t=4860.0  ns | DM[000000c8] = 89abcdef  | t=4860.0 ns  | IOM[000000c8] = xxxxxxxx |
| t=4860.0  ns | DM[000000cc] = a5a5a5a5  | t=4860.0 ns  | IOM[000000cc] = xxxxxxxx |
| t=4860.0  ns | DM[000000d0] = 5a5a5a5a  | t=4860.0  ns | IOM[000000d0] = xxxxxxx  |
| t=4860.0  ns | DM[000000d4] = 2468ace0  | t=4860.0 ns  | IOM[000000d4] = xxxxxxxx |
| t=4860.0  ns | DM[000000d8] = 13579bdf  | t=4860.0 ns  | IOM[0000008] = xxxxxxx   |
| t=4860.0  ns | DM[000000dc] = 0f0f0f0f  | t=4860.0 ns  | IOM[000000dc] = xxxxxxxx |
| t=4860.0  ns | DM[000000e0] = f0f0f0f0  | t=4860.0 ns  | IOM[000000e0] = xxxxxxxx |
| t=4860.0  ns | DM[000000e4] = 00000009  | t=4860.0  ns | IOM[000000e4] = xxxxxxxx |
| t=4860.0  ns | DM[000000e8] = 00000000a | t=4860.0  ns | IOM[000000e8] = xxxxxxxx |
| t=4860.0  ns | DM[000000ec] = 0000000b  | t=4860.0 ns  | IOM[000000ec] = xxxxxxxx |
| t=4860.0  ns | DM[000000f0] = 0000000c  | t=4860.0 ns  | IOM[000000f0] = xxxxxxxx |
| t=4860.0  ns | DM[000000f4] = 0000000d  | t=4860.0 ns  | IOM[000000f4] = xxxxxxxx |
| t=4860.0  ns | DM[000000f8] = fffffff8  | t=4860.0  ns | IOM[000000f8] = xxxxxxx  |
| t=4860.0  ns | DM[000000fc] = 000075cc  | t=4860.0 ns  | IOM[000000fc] = xxxxxxxx |

## Verification 7:

```
@ 0
3c Of 10 O1 // main:
                      lui $15, 0x1001
                        ori $15, 0x0000
35 ef 00 00 //
                                              # LI R15, 0x10010000
dest data pointer
3c 0e 10 01 //
                        lui $14, 0x1001
35 ce 00 c0 //
                       ori $14, 0x00C0
                                               # LI
                                                     R14,
                                                           0x100100C0
dest data pointer
20 0d 00 10 //
                       addi $13, $00, 16
                                              # LI R13, 16
loop counter
8d e1 00 04 //
                             $01, 04($15)
                                              # Load
                       lw
8d e2 00 08 //
                       lw
                           $02, 08($15)
                                              # R01
8d e3 00 0c //
                       lw $03, 12($15)
                                              # to
8d e4 00 10 //
                       lw $04, 16($15)
                                                    R12
8d e5 00 14 //
                        lw $05, 20($15)
8d e6 00 18 //
                        lw $06, 24($15)
8d e7 00 1c //
                        lw
                            $07, 28($15)
                            $08, 32($15)
8d e8 00 20 //
                       lw
8d e9 00 24 //
                       lw $09, 36($15)
                       lw $10, 40($15)
8d ea 00 28 //
8d eb 00 2c //
                       lw $11, 44($15)
8d ec 00 30 //
                             $12, 48($15)
                        lw
                       jal mem2mem
lui $15, 0xFFFF
0c 10 00 15
           //
3c Of ff ff
           //
35 ef ff ff
                       ori $15, 0xFFFF
                                              # LI R15, OxFFFFFFF
           //
"pass flag"
00 00 0d
           //
                        break
8d f1 00 00 // mem2mem:
                        lw $17, 00($15)
                                              # do mem to
                        sw $17, 00($14)
ad d1 00 00 //
                                               # mem transfer
21 ef 00 04 //
                        addi $15, $15, 04
                                               # bump both source
21 ce 00 04 //
                       addi $14, $14, 04
                                             # and dest pointers
                       addi $13, $13, -1
21 ad ff ff //
                                             # dec the loop counter
15 a0 ff fa //
                       bne $13, $00, mem2mem # and continue till done
                                               # return to calling code
03 e0 00 08 //
                        jr $31
                       break
00 00 00 0d //
                                               # safety net
```

```
t=5010.0 ns
              r0 = 00000000 | t=5010.0 ns
                                                $r16 = xxxxxxxx
t=5010.0 ns
              r1 = 12345678 | t=5010.0 ns
                                               $r17 = 000075cc
t=5010.0 ns
              r2 = 89abcdef | t=5010.0 ns
                                               $r18 = xxxxxxxx
t=5010.0 ns
              r3 = a5a5a5a5 | t=5010.0 ns
                                                $r19 = xxxxxxx
t=5010.0 ns
              r4 = 5a5a5a5a | | t=5010.0 ns
                                                $r20 = xxxxxxx
                             || t=5010.0 ns
t=5010.0 ns
              $r5 = 2468ace0
                                                $r21 = xxxxxxx
                              || t=5010.0 ns
t=5010.0 \text{ ns}
              r6 = 13579bdf
                                                $r22 = xxxxxxxx
t=5010.0 ns
              r7 = 0f0f0f0f
                             | | t=5010.0 \text{ ns}
                                                $r23 = xxxxxxxx
                             || t=5010.0 ns
|| t=5010.0 ns
t=5010.0 ns
              $r8 = f0f0f0f0
                                                $r24 = xxxxxxx
              r9 = 00000009
t=5010.0 \text{ ns}
                                                $r25 = xxxxxxx
              r10 = 00000000a | t=5010.0 ns
t=5010.0 ns
                                                $r26 = xxxxxxx
                                                $r27 = xxxxxxxx
t=5010.0 \text{ ns}
              r11 = 00000000b | t=5010.0 ns
t=5010.0 ns
              r12 = 0000000c | t=5010.0 ns
                                               $r28 = xxxxxxxx
t=5010.0 \text{ ns}
              r13 = 00000000 | t=5010.0 \text{ ns} r29 = 000003fc
t=5010.0 ns
              r14 = 10010100 || t=5010.0 ns r30 = xxxxxxx
t=5010.0 ns
              r15 = ffffffff | t=5010.0 \text{ ns}  r31 = 00000048
```

#### time=5010.0 ns M[3F0]=xxxxxxxx

|             | DATA MEMORY              |    |             | IO MEMORY               |   |
|-------------|--------------------------|----|-------------|-------------------------|---|
| t=5010.0 ns | DM[000000c0] = c3c3c3c3  | 11 | t=5010.0 ns | IOM[000000c0] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000c4] = 12345678  | 11 | t=5010.0 ns | IOM[000000c4] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000c8] = 89abcdef  |    | t=5010.0 ns | IOM[000000c8] = xxxxxxx | X |
| t=5010.0 ns | DM[000000cc] = a5a5a5a5  |    | t=5010.0 ns | IOM[000000cc] = xxxxxxx | X |
| t=5010.0 ns | DM[000000d0] = 5a5a5a5a  | 11 | t=5010.0 ns | IOM[000000d0] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000d4] = 2468ace0  | 11 | t=5010.0 ns | IOM[000000d4] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000d8] = 13579bdf  | 11 | t=5010.0 ns | IOM[000000d8] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000dc] = 0f0f0f0f  |    | t=5010.0 ns | IOM[000000dc] = xxxxxxx | X |
| t=5010.0 ns | DM[000000e0] = f0f0f0f0  |    | t=5010.0 ns | IOM[000000e0] = xxxxxxx | X |
| t=5010.0 ns | DM[000000e4] = 00000009  | 11 | t=5010.0 ns | IOM[000000e4] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000e8] = 00000000a | 11 | t=5010.0 ns | IOM[000000e8] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000ec] = 0000000b  | 11 | t=5010.0 ns | IOM[000000ec] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000f0] = 0000000c  | 11 | t=5010.0 ns | IOM[000000f0] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000f4] = 0000000d  | 11 | t=5010.0 ns | IOM[000000f4] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000f8] = fffffff8  | 11 | t=5010.0 ns | IOM[000000f8] = xxxxxxx | Х |
| t=5010.0 ns | DM[000000fc] = 000075cc  | 11 | t=5010.0 ns | IOM[000000fc] = xxxxxxx | Х |

## Verification 8:

```
@ O
3c Of 10 O1 // main: lui $15, 0x1001
                                    ori $15, 0x0000 # $r15 <-- 0x10010000 (src
35 ef 00 00 //
pointer)
                             lw $01, 00($15)
lw $02, 04($15)
lw $03, 08($15)
lw $04, 12($15)
lw $05, 16($15)
lw $06, 20($15)
lw $07, 24($15)
mult $01, $02
mflo $08
bne $05, $08, fail1
mult $03, $02
mflo $09
mfhi $10
bne $06, $09, fail2L
bne $07, $10, fail2H
mult $01, $04
mflo $11
mfhi $12
bne $06, $11, fail3L
bne $07, $12, fail3H
mult $03, $04
mflo $13
bne $05, $13, fail4
8d e1 00 00 //
                                   lw $01, 00($15)
                                                                     # $r01 <--
                                                                                       25
8d e2 00 04 //
                                                                    # $r02 <--
                                                                                     1000
8d e3 00 08 //
                                                                   # $r03 <-- -25
8d e4 00 0c //
8d e5 00 10 //
8d e6 00 14 //
8d e7 00 18 //
00 22 00 18 //
                                                                   # $r04 <-- -1000
                                                                    # $r05 <-- 25000
                                                                     # $r06 <-- -25000
                                                                     # $r07 <-- -1
00 00 40 12 //
00 00 40 12 //
14 a8 00 10 //
00 62 00 18 //
00 00 48 12 //
14 c9 00 0f //
14 ea 00 11 //
00 00 58 12 //
00 00 60 10 //
14 ec 00 12 //
                                                                      # rs=pos rt=pos rd=pos
                                                                     # rs=neg rt=pos rd=neg
                                                                     # rs=pos rt=neg rd=neg
14 cb 00 10 //
14 ec 00 12 //
00 64 00 18 //
00 00 68 12 //
                                                                      # rs=neg rt=neg rd=pos
14 ad 00 12 //
                                   bne $05, $13, fail4
3c 0e 00 00 // pass: lui $14, 0x0000
                                     ori $14, 0x0000
35 ce 00 00 //
                                                                     # $r14 <-- 0x00000000
(Pass flag)
00 00 00 //
                                   break
3c 0e ff ff // fail1:
                                  lui $14, 0xFFFF
35 ce ff ff //
                                   ori $14, 0xFFFF
                                                                     # $r14 <-- OxFFFFFFF
(Fail flag 1)
00 00 00 d //
                                   break
3c 0e ff ff // fail2L: lui $14, 0xFFFF 35 ce ff fe // ori $14, 0xFFFE
                                                                     # $r14 <-- 0xFFFFFFE
(Fail flag 2L)
00 00 00 //
                                   break
3c 0e ff ff // fail2H: lui $14, 0xFFFF 35 ce ff fd // ori $14, 0xFFFD
                                                                     # $r14 <-- 0xFFFFFFD
(Fail flag 2H)
00 00 00 0d //
                                    break
3c 0e ff ff // fail3L:
                                  lui $14, 0xFFFF
35 ce ff fc //
                                   ori $14, 0xFFFC
                                                                     # $r14 <-- 0xFFFFFFC
(Fail flag 3L)
00 00 00 0d //
                                   break
3c 0e ff ff // fail3H: lui $14, 0xFFFF 35 ce ff fb // ori $14, 0xFFFB
                                                                     # $r14 <-- 0xFFFFFFB
 (Fail flag 3H)
00 00 00 0d //
                                   break
```

```
3c 0e ff ff // fail4:
                             lui $14, 0xFFFF
35 ce ff fa //
                               ori $14, 0xFFFA
                                                          # $r14 <-- OxFFFFFFA
(Fail flag 4)
00 00 00 0d //
                               break
REGISTER'SAFTERBREAK
t=1110.0 ns
              r00 = 000000000 | t=1110.0 ns
                                                  $r16 = xxxxxxxx
                               || t=1110.0 ns
|| t=1110.0 ns
t=1110.0 \text{ ns}
              $r01 = 00000019
                                                   $r17 = xxxxxxxx
                                                 $r18 = xxxxxxxx
t=1110.0 ns
              $r02 = 000003e8
                                || t=1110.0 ns
                                                 $r19 = xxxxxxxx
              $r03 = ffffffe7
t=1110.0 ns
              r04 = ffffc18 \mid \mid t=1110.0 \text{ ns} r20 = xxxxxxx
t=1110.0 ns
t=1110.0 ns
             r05 = 000061a8 \mid \mid t=1110.0 \text{ ns} \quad r21 = xxxxxxx
t=1110.0 ns
             r06 = ffff9e58 \mid | t=1110.0 \text{ ns} \quad r22 = xxxxxxx
t=1110.0 ns
             r07 = ffffffff || t=1110.0 ns r23 = xxxxxxx
t=1110.0 ns
             r08 = 000061a8 || t=1110.0 ns r24 = xxxxxxx
t=1110.0 \text{ ns}
             r09 = ffff9e58 \mid | t=1110.0 \text{ ns}  r25 = xxxxxxx
t=1110.0 ns
             r10 = ffffffff \mid t=1110.0 \text{ ns} \quad r26 = xxxxxxx
             r11 = ffff9e58 \mid \mid t=1110.0 \text{ ns} \quad r27 = xxxxxxx
t=1110.0 ns
             r12 = ffffffff \mid \mid t=1110.0 \text{ ns} r28 = xxxxxxx
t=1110.0 ns
t=1110.0 ns
              r13 = 000061a8 \mid \mid t=1110.0 \text{ ns} \quad r29 = 000003fc
              r14 = 00000000 || t=1110.0 ns r30 = xxxxxxxx r15 = 10010000 || t=1110.0 ns r31 = xxxxxxx
t=1110.0 ns
t=1110.0 ns
time=1110.0 ns M[3F0]=xxxxxxxx
              DATA MEMORY
                                                                 IO MEMORY
              DM[000000c0] = xxxxxxxxx | | t=1110.0 ns
                                                           IOM[000000c0] = xxxxxxxx
t=1110.0 ns
              DM[000000c4] = xxxxxxxxx | | t=1110.0 ns
                                                          IOM[000000c4] = xxxxxxxx
t=1110.0 \text{ ns}
t=1110.0 ns
              DM[000000c8] = xxxxxxxxx | | t=1110.0 ns
                                                          IOM[000000c8] = xxxxxxxx
t=1110.0 \text{ ns}
              DM[000000cc] = xxxxxxxxx | | t=1110.0 ns
                                                          IOM[000000cc] = xxxxxxxx
t=1110.0 ns
              DM[000000d0] = xxxxxxxxx | | t=1110.0 ns
                                                          IOM[000000d0] = xxxxxxxx
t=1110.0 ns
              DM[000000d4] = xxxxxxxx | | t=1110.0 ns
                                                          IOM[000000d4] = xxxxxxxx
              DM[000000d8] = xxxxxxxx | | t=1110.0 ns
                                                          IOM[000000d8] = xxxxxxx
t=1110.0 ns
t=1110.0 ns
              DM[000000dc] = xxxxxxxxx | | t=1110.0 ns
                                                           IOM[000000dc] = xxxxxxx
                                                           IOM[000000e0] = xxxxxxxx
t=1110.0 ns
              DM[000000e0] = xxxxxxxxx | | t=1110.0 ns
t=1110.0 ns
              DM[000000e4] = xxxxxxxxx | | t=1110.0 ns
                                                           IOM[000000e4] = xxxxxxxx
              DM[000000e8] = xxxxxxxx ||
DM[000000ec] = xxxxxxxx ||
t=1110.0 ns
                                            t=1110.0 ns
                                                           IOM[000000e8] = xxxxxxx
                                                           IOM[000000ec] = xxxxxxxx
t=1110.0 ns
                                            t=1110.0 ns
              DM[000000f0] = xxxxxxxx ||
t=1110.0 \text{ ns}
                                            t=1110.0 ns
                                                           IOM[000000f0] = xxxxxxx
              DM[000000f4] = xxxxxxxx | | t=1110.0 ns
t=1110.0 ns
                                                           IOM[000000f4] = xxxxxxx
              DM[000000f8] = xxxxxxxx | | t=1110.0 ns
t=1110.0 ns
                                                           IOM[000000f8] = xxxxxxxx
              DM[000000fc] = xxxxxxxxx | | t=1110.0 ns
t=1110.0 ns
                                                          IOM[000000fc] = xxxxxxxx
```

## Verification 9:

```
@ O
3c Of 10 O1 // main: lui $15, 0x1001
                             ori $15, 0x00C0 # $r15 <-- 0x100100C0
35 ef 00 c0 //
(dest pointer)
                   addi $01, $00, -118  # $r01 <-- 0xffffff8A
addi $02 $00, 138  # $r02 <-- 0x0000008A
jal slt_tests
20 01 ff 8a //
20 02 00 8a //
0c 10 00 22 //
3c 0d 77 88 //
35 ad 77 88 //
                          lui $13, 0x7788
ori $13, 0x7788
                                                           # $r13 <-- 0x77887788
(pattern1)
                   lui $12, 0x8877
ori $12, 0x8877
3c 0c 88 77 //
35 8c 88 77 //
                                                           # $r12 <-- 0x88778877
(pattern2)
                          lui $11, 0xFFFF ori $11, 0xFFFF
3c 0b ff ff //
35 6b ff ff //
                                                          # $r11 <-- 0xFFFFFFF
(pattern3)
01 ac 50 26 //
11 4b 00 02 //
                       xor $10, $13, $12  # $r10 <-- 0xfffffffff
beq $10, $11, xor_pass
addi $14, $00, -5  # fail flag5 r14 <--</pre>
20 0e ff fb //
0xFFFF FFFB
00 00 00 0d //
                              break
01 ac 48 24 // xor_pass: and $09, $13, $12  # $r09 <-- 0x00000000
11 20 00 02 // beq $09, $00, and_pass
20 0e ff fa // addi $14, $00, -6 # fail flag6 r14 <--
0xFFFF_FFFA
00 00 00 0d // break
01 e2 48 25 // and pass: or $09, $15, $02
                                                           # $r09 <-- 0x100100CA
3c 08 10 01 // lui $08, 0x1001

35 08 00 ca // ori $08, 0x00CA # $r08 <-- 0x100100CA

11 09 00 02 // beq $08, $09, or_pass

20 0e ff f9 // addi $14, $00, -7 # fail flag7 r14 <--
                                                            # $r08 <-- 0x100100CA
0xFFFF FFF9
                   break
00 00 00 0d //
01 e2 48 27 // or_pass: nor $09, $15, $02 # $r09 <-- 0xEFFEFF35
3c 08 ef fe // lui $08, 0xEFFE
35 08 ff 35 // ori $08, 0xFF35 # $r08 <-- 0xEFFEFF35
11 09 00 02 // beq $08, $09, nor_pass
20 0e ff f8 // addi $14, $00, -8 # fail flag8 r14 <--
                                                         # $r08 <-- 0xEFFEFF35
0xFFFF FFF8
00 00 00 0d //
                    break
ad e8 00 10 // nor_pass: sw $08, 0x10($15)  # M[D0] <-- 0xEFFEFF35 00 00 70 20 // add $14, $00, $00  # clear r14 indicating
"passed all"
00 00 00 0d //
                       break
                                                           # should stop here, having
               //
                                                            # completed all the
tests
FFFF FFFF
```

```
00 00 00 0d //
                           break
20 04 00 c0 // slt1:
                         addi $04, $00, 0xC0
                                                 # pass flag1 M[C0] <-- C0</pre>
ad e4 00 00 //
                           sw $04, 0x00($15)
                          sltu $03, $02, $01
                                                  # for unsigned# r02 < r01</pre>
00 41 18 2b //
                          bne $03, $00, slt2
14 60 00 02 //
                                                   # thus, we should branch
                                                 # fail flag2 r14 <--
20 0e ff fe //
                           addi $14, $00, -2
FFFF FFFE
00 00 00 0d //
                           break
20 05 00 c4 // slt2:
                          addi $05, $00, 0xC4  # pass flag1 M[C4] <-- C4
ad e5 00 04 //
                           sw $05, 0x04($15)
                                                 # for signed# r02 !< r01
# thus, we should branch</pre>
00 41 18 2a //
                          slt $03, $02, $01
10 60 00 02 //
                           beq $03, $00, slt3
                                                   # fail flag3 r14 <--
20 0e ff fd //
                           addi $14, $00, -3
FFFF FFFD
00 0\overline{0} 00 0d //
                           break
20 06 00 c8 // slt3:
                          addi $06, $00, 0xC8
                                                 # pass flag3 M[C8] <-- C8</pre>
ad e6 00 08 //
                          sw $06, 0x08($15)
00 22 18 2b //
                           sltu $03, $01, $02
                                                    # for unsigned# r01 !< r02</pre>
                        beq $03, $00, slt4
addi $14, $00, -4
                                                  # thus, we should branch
# fail flag4 r14 <--</pre>
10 60 00 02 //
20 0e ff fc //
FFFF FFFC
00 00 00 0d //
                          break
00 00 00 0d //
20 07 00 cc // slt4: addi $07, $00, 0xCC
ad e7 00 0c // sw $07, 0x0C($15)
                                                    # pass flag4 M[CC] <-- CC</pre>
                       jr $31
03 e0 00 08 //
                                                    # return from subroutine
```

```
t=1730.0 \text{ ns}
                $r00 = 00000000 | | t=1730.0 ns
                                                       $r16 = xxxxxxxx
t=1730.0 ns
                r01 = ffffff8a \mid \mid t=1730.0 \text{ ns} \quad r17 = xxxxxxxx
t=1730.0 ns
                r02 = 0000008a \mid \mid t=1730.0 \text{ ns} \quad r18 = xxxxxxx
                                   | | t=1730.0 \text{ ns}
t=1730.0 ns
                $r03 = 00000000
                                                       $r19 = xxxxxxxx
t=1730.0 \text{ ns}
                                   | | t=1730.0 \text{ ns}
                $r04 = 000000c0
                                                       $r20 = xxxxxxx
t=1730.0 ns
                $r05 = 000000c4
                                   | | t=1730.0 \text{ ns}
                                                        $r21 = xxxxxxxx
                                   || t=1730.0 ns
t=1730.0 \text{ ns}
                $r06 = 000000c8
                                                        $r22 = xxxxxxxx
t=1730.0 \text{ ns}
                $r07 = 000000cc
                                    | | t=1730.0 \text{ ns}
                                                         $r23 = xxxxxxxx
                                   || t=1730.0 ns
|| t=1730.0 ns
t=1730.0 \text{ ns}
                $r08 = effeff35
                                                         $r24 = xxxxxxx
                $r09 = effeff35
t=1730.0 \text{ ns}
                                                        $r25 = xxxxxxxx
                $r10 = fffffff
                                   || t=1730.0 ns
t=1730.0 ns
                                                        $r26 = xxxxxxxx
                $r11 = fffffff
                                   | | t=1730.0 \text{ ns}
                                                       $r27 = xxxxxxxx
t=1730.0 ns
                $r12 = 88778877
t=1730.0 \text{ ns}
                                   | | t=1730.0 \text{ ns}
                                                       $r28 = xxxxxxxx
t=1730.0 \text{ ns}
                r13 = 77887788 || t=1730.0 ns r29 = 000003fc
t=1730.0 \text{ ns}
                r14 = 00000000 \mid t=1730.0 \text{ ns} \quad r30 = xxxxxxx
t=1730.0 \text{ ns}
                r15 = 100100c0 | t=1730.0 ns  r31 = 00000014
```

#### time=1730.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY             |              | IO MEMORY                |
|--------------|-------------------------|--------------|--------------------------|
| t=1730.0  ns | DM[000000c0] = 000000c0 | t=1730.0  ns | IOM[000000c0] = xxxxxxxx |
| t=1730.0  ns | DM[000000c4] = 000000c4 | t=1730.0  ns | IOM[000000c4] = xxxxxxxx |
| t=1730.0  ns | DM[000000c8] = 000000c8 | t=1730.0 ns  | IOM[000000c8] = xxxxxxxx |
| t=1730.0  ns | DM[000000cc] = 000000cc | t=1730.0 ns  | IOM[000000cc] = xxxxxxxx |
| t=1730.0 ns  | DM[000000d0] = effeff35 | t=1730.0 ns  | IOM[000000d0] = xxxxxxx  |
| t=1730.0  ns | DM[000000d4] = xxxxxxxx | t=1730.0  ns | IOM[000000d4] = xxxxxxxx |
| t=1730.0  ns | DM[000000d8] = xxxxxxx  | t=1730.0 ns  | IOM[0000008] = xxxxxxx   |
| t=1730.0  ns | DM[000000dc] = xxxxxxxx | t=1730.0 ns  | IOM[000000dc] = xxxxxxxx |
| t=1730.0  ns | DM[000000e0] = xxxxxxxx | t=1730.0 ns  | IOM[000000e0] = xxxxxxxx |
| t=1730.0 ns  | DM[000000e4] = xxxxxxxx | t=1730.0 ns  | IOM[000000e4] = xxxxxxxx |
| t=1730.0 ns  | DM[000000e8] = xxxxxxxx | t=1730.0 ns  | IOM[000000e8] = xxxxxxxx |
| t=1730.0  ns | DM[000000ec] = xxxxxxxx | t=1730.0  ns | IOM[000000ec] = xxxxxxxx |
| t=1730.0  ns | DM[000000f0] = xxxxxxxx | t=1730.0 ns  | IOM[000000f0] = xxxxxxxx |
| t=1730.0  ns | DM[000000f4] = xxxxxxxx | t=1730.0 ns  | IOM[000000f4] = xxxxxxxx |
| t=1730.0  ns | DM[000000f8] = xxxxxxxx | t=1730.0  ns | IOM[000000f8] = xxxxxxxx |
| t=1730.0 ns  | DM[000000fc] = xxxxxxxx | t=1730.0  ns | IOM[000000fc] = xxxxxxxx |

## Verification 10:

```
@ O
3c Of 10 O1 // main: lui $15, 0x1001
                       ori $15, 0x0000
35 ef 00 00 //
                                             # $r15 <-- 0x10010000
(source pointer)
8d e1 00 00 //
                       lw $01, 00($15)
                                             # $r01 <-- 264465
8d e2 00 04 //
                       lw $02, 04($15)
                                             # $r02 <-- 1000
8d e3 00 08 //
                       lw $03, 08($15)
                                            # $r03 <-- -264465
                    ⊥ w
lw
                           $04, 12($15)
8d e4 00 0c //
                                             # $r04 <-- -1000
8d e5 00 10 //
                       lw
                           $05, 16($15)
                                             # $r05 <--
                                                           264
Quot1,4 w01 div w02, w03 div w04
8d e6 00 14 // lw
                            $06, 20($15)
                                             # $r06 <--
                                                           465
                                                                 Rem
1,3 w01 rem w02, w01 rem w04
8d e7 00 18 // lw
                           $07, 24($15)
                                             # $r07 <--
                                                         -264
Quot2,3 w03 div w02, w01 div w04
8d e8 00 1c // lw $08, 28($15)
                                             # $r08 <--
                                                         -465
                                                                 Rem
2,4 w03 re0 w02, w03 rem w04
00 22 00 1a //
                        div $01, $02
00 00 48 12 //
                       mflo $09
                                             # rs=pos / rt=pos, rem=pos
quot=pos
00 00 50 10 //
                       mfhi $10
15 25 00 16 //
                       bne $09, $05, fail1Q
15 46 00 18 //
                       bne $10, $06, fail1R
00 62 00 1a //
                      div $03, $02
00 00 48 12 //
                       mflo $09
                                              # rs=neg / rt=pos, rem=neg
quot=neg
                     mfhi $10
00 00 50 10 //
15 27 00 17 //
                       bne $09, $07, fail20
                       bne $10, $08, fail2R
15 48 00 19 //
00 24 00 1a //
                      div $01, $04
00 00 48 12 //
                       mflo $09
                                             # rs=pos / rt=neg, rem=pos
quot=neg
00 00 50 10 //
                       mfhi $10
15 27 00 18 //
                       bne $09, $07, fail3Q
                       bne $10, $06, fail3R
15 46 00 1a //
00 64 00 1a //
                       div $03, $04
00 00 48 12 //
                       mflo $09
                                             # rs=neg / rt=neg, rem=neg
quot=pos
00 00 50 10 //
                       mfhi $10
15 25 00 19 //
                        bne $09, $05, fail4Q
                        bne $10, $08, fail4R
15 48 00 1b //
3c 0b 00 00 // pass:
                      lui $11, 0x0000
35 6b 00 00 //
                       ori $11, 0x0000
                                             # $r11 <-- 0x00000000
(Pass flag)
                      add $12, $00, $11
add $13, $00, $11
add $14, $00, $11
00 0b 60 20 //
                                             # $r12 <-- Pass
00 0b 68 20 //
                                              # $r13 <-- Pass
00 0b 70 20 //
                                             # $r14 <-- Pass
00 00 00 d //
                       break
```

```
3c 0e ff ff // fail1Q: lui $14, 0xFFFF
                                          # $r14 <-- OxFFFFFFF
                         ori $14, 0xFFFF
35 ce ff ff //
(Fail flag 1 Quot)
00 00 00 0d //
                       break
3c 0e ff ff // faillR: lui $14, 0xFFFF 35 ce ff fe // ori $14, 0xFFFE
                                               # $r14 <-- 0xFFFFFFE
(Fail flag 1 Rem)
00 00 00 0d //
                       break
3c 0e ff ff // fail2Q: lui $14, 0xFFFF
35 ce ff fd //
                       ori $14, 0xFFFD
                                               # $r14 <-- 0xFFFFFFD
(Fail flag 2 Quot)
00 00 00 0d //
                        break
3c 0e ff ff // fail2R: lui $14, 0xFFFF
                        ori $14, 0xFFFC
35 ce ff fc //
                                               # $r14 <-- 0xFFFFFFC
(Fail flag 2 Rem)
00 00 00 0d // break
3c 0e ff ff // fail3Q: lui $14, 0xFFFF
35 ce ff fb // ori $14, 0xFFFB
                                               # $r14 <-- 0xFFFFFFB
(Fail flag 3 Quot)
00 00 00 0d //
                        break
3c 0e ff ff // fail3R: lui $14, 0xFFFF 35 ce ff fa // ori $14, 0xFFFA
                                               # $r14 <-- OxFFFFFFA
(Fail flag 3 Rem)
00 00 00 0d //
                        break
3c 0e ff ff // fail4Q: lui $14, 0xFFFF
35 ce ff f9 //
                        ori $14, 0xFFF9
                                               # $r14 <-- 0xFFFFFFF9
(Fail flag 4 Quot)
00 00 00 0d //
                        break
3c 0e ff ff // fail4R:
                       lui $14, 0xFFFF ori $14, 0xFFF8
35 ce ff f8 //
                                          # $r14 <-- 0xFFFFFF8
(Fail flag 4 Rem)
00 00 00 0d //
                       break
```

```
t=1460.0 ns
               r0 = 000000000 | t=1460.0 ns
                                                      $r16 = xxxxxxxx
t=1460.0 \text{ ns}
               r1 = 00040911 | t=1460.0 ns
                                                    $r17 = xxxxxxxx
t=1460.0 ns
               r2 = 000003e8 | t=1460.0 ns
                                                    $r18 = xxxxxxx
t=1460.0 ns
               r3 = fffbf6ef | | t=1460.0 ns
                                                      $r19 = xxxxxxx
t=1460.0 \text{ ns}
               r4 = fffffc18 | t=1460.0 ns
                                                      $r20 = xxxxxxxx
t=1460.0 \text{ ns}
               r5 = 00000108 | t=1460.0 ns
                                                      $r21 = xxxxxxx
                                 | | t=1460.0 \text{ ns}
t=1460.0 \text{ ns}
               r6 = 000001d1
                                                      $r22 = xxxxxxxx
t=1460.0 ns
               r7 = fffffef8
                                 | | t=1460.0 \text{ ns}
                                                      $r23 = xxxxxxxx
                                 | | t=1460.0 \text{ ns} 
| | t=1460.0 \text{ ns} 
t=1460.0 ns
               r8 = fffffe2f
                                                      $r24 = xxxxxxx
               r9 = 00000108
t=1460.0 \text{ ns}
                                                      $r25 = xxxxxxx
               r10 = fffffe2f | t=1460.0 ns
t=1460.0 ns
                                                     $r26 = xxxxxxx
                                                     $r27 = xxxxxxxx
t=1460.0 \text{ ns}
               r11 = 000000000 | t=1460.0 ns
t=1460.0 \text{ ns}
               r12 = 00000000 \mid \mid t=1460.0 \text{ ns} \quad r28 = xxxxxxx
t=1460.0 \text{ ns}
               r13 = 00000000 | t=1460.0 \text{ ns}  r29 = 000003fc
t=1460.0 \text{ ns}
               r14 = 00000000 \mid t=1460.0 \text{ ns} \quad r30 = xxxxxxx
t=1460.0 ns
              r15 = 10010000 \mid \mid t=1460.0 \text{ ns} \quad r31 = xxxxxxx
```

#### time=1460.0 ns M[3F0]=xxxxxxxx

|              | DATA MEMORY             |              | IO MEMORY                |
|--------------|-------------------------|--------------|--------------------------|
| t=1460.0  ns | DM[000000c0] = xxxxxxxx | t=1460.0  ns | IOM[000000c0] = xxxxxxxx |
| t=1460.0  ns | DM[000000c4] = xxxxxxxx | t=1460.0  ns | IOM[000000c4] = xxxxxxxx |
| t=1460.0  ns | DM[000000c8] = xxxxxxxx | t=1460.0  ns | IOM[000000c8] = xxxxxxxx |
| t=1460.0  ns | DM[000000cc] = xxxxxxxx | t=1460.0  ns | IOM[000000cc] = xxxxxxxx |
| t=1460.0 ns  | DM[000000d0] = xxxxxxxx | t=1460.0  ns | IOM[000000d0] = xxxxxxx  |
| t=1460.0 ns  | DM[000000d4] = xxxxxxxx | t=1460.0  ns | IOM[000000d4] = xxxxxxx  |
| t=1460.0 ns  | DM[000000d8] = xxxxxxxx | t=1460.0  ns | IOM[000000d8] = xxxxxxx  |
| t=1460.0  ns | DM[000000dc] = xxxxxxxx | t=1460.0 ns  | IOM[000000dc] = xxxxxxxx |
| t=1460.0  ns | DM[000000e0] = xxxxxxxx | t=1460.0 ns  | IOM[000000e0] = xxxxxxxx |
| t=1460.0 ns  | DM[000000e4] = xxxxxxxx | t=1460.0  ns | IOM[000000e4] = xxxxxxxx |
| t=1460.0 ns  | DM[000000e8] = xxxxxxxx | t=1460.0  ns | IOM[000000e8] = xxxxxxxx |
| t=1460.0 ns  | DM[000000ec] = xxxxxxxx | t=1460.0  ns | IOM[000000ec] = xxxxxxxx |
| t=1460.0 ns  | DM[000000f0] = xxxxxxxx | t=1460.0  ns | IOM[000000f0] = xxxxxxxx |
| t=1460.0  ns | DM[000000f4] = xxxxxxxx | t=1460.0 ns  | IOM[000000f4] = xxxxxxx  |
| t=1460.0  ns | DM[000000f8] = xxxxxxx  | t=1460.0  ns | IOM[000000f8] = xxxxxxx  |
| t=1460.0 ns  | DM[000000fc] = xxxxxxxx | t=1460.0  ns | IOM[000000fc] = xxxxxxxx |

### Verification 11:

```
(a ()
3c Of 10 O1 // main: lui $15, 0x1001
                             ori $15, 0x00C0 # $r15 <-- 0x100100C0
35 ef 00 c0 //
(dest pointer)
                           addi $01, $00, -118  # $r01 <-- 0xFFFFFF8A addi $02 $00, 138  # $r02 <-- 0x0000008A ial sitiu tosto
20 01 ff 8a //
20 02 00 8a //
0c 10 00 1a //
                             jal sltiu tests
                           lui $13, 0xFFFF
ori $13, 0x5555
3c 0d ff ff //
35 ad 55 55 //
                                                           # $r13 <-- 0xFFFF5555
(pattern1)
                      lui $12, 0xFFFF ori $12, 0xFAF5
3c 0c ff ff //
35 8c fa f5 //
                                                           # $r12 <-- 0xFFFFFAF5
(pattern2)
                         lui $11, 0xFFFF ori $11, 0xFFFF
3c 0b ff ff //
35 6b ff ff //
                                                           # $r11 <-- 0xFFFFFFFF
(pattern3)
                         lui $10, 0x0000
ori $10, 0xF0F0 # $r10 <-- 0x0000F0F0
3c 0a 00 00 //
35 4a f0 f0 //
(pattern4)
                           xori $09, $13, 0xAAAA  # $r09 <-- 0xFFFFFFFF
sub $08, $09, $11  # $r00 <-- 0
beq $08, $00, xor_p1  # should branch
addi $14, $00, -7  # fail flag7 r14 <--</pre>
39 a9 aa aa //
01 2b 40 22 //
11 00 00 02 //
20 0e ff f9 //
FFFF FFF9
00 00 00 0d // break
31 87 f5 fa // xor_p1: andi $07, $12, 0xF5FA # $r07 <-- 0x0000F0F0
00 ea 40 22 // sub $08, $07, $10
11 00 00 02 // beq $08, $00, xor_p2 # should branch
20 0e ff f8 // addi $14, $00, -8 # fail flag8 r14 <--
FFFF FFF8
00 00 00 0d // break
ad e1 00 18 // xor_p2: sw $01, 0x18($15) # M[D8] <-- FFFFF8A
# should stop here,
00 00 00 0d //
having
00 00 00 0d //
                             break
                                                           # completed all the
tests
              // sltiu tests:
                  sltiu $03, $01, -117 # for unsigned# r01 <
2c 23 ff 8b //
se(0xFF8B)
14 60 00 02 //
                            bne $03, $00, slt1 pl # thus, we should
branch
20 Oe ff ff // addi
                                       $14, $00, -1 # fail flag1 r14 <--
FFFF FFFF
                   break
00 0\overline{0} 00 0d //
20 04 00 c0 // slt1 p1: addi
                                       $04, $00, 0xC0  # pass flag1 M[C0] <--
C0
ad e4 00 00 //
                             sw $04, 0x00($15)
2c 23 ff 89 //
                            sltiu $03, $01, -119 # for unsigned# r01 !<
se(0xFF89)
```

```
10 60 00 02 //
                        beq
                                $03, $00, slt p2 # thus, we should
branch
20 0e ff fe //
                                $14, $00, -2
                         addi
                                                  # fail flag2 r14 <--
FFFF FFFE
00 00 00 0d //
                         break
20 05 00 c4 // slt p2:
                         addi
                                $05, $00, 0xC4
                                                  # pass flag2 M[C4] <--</pre>
ad e5 00 04 //
                         SW
                                $05, 0x04($15)
2c 23 ff 8a //
                         sltiu $03, $01, -118
                                                 # for unsigned# r01 !<</pre>
se(0xFF8A)
10 60 00 02 //
                                $03, $00, slt_p3
                                                  # thus, we should
                         beq
branch
20 0e ff fd //
                         addi
                                $14, $00, -3
                                                  # fail flag3 r14 <--
FFFF FFFD
00 00 00 0d //
                         break
20 06 00 c8 // slt p3:
                         addi
                                $06, $00, 0xC8 # pass flag3 M[C8] <--
ad e6 00 08 //
                                $06, 0x08($15)
                         SW
2c 43 00 8b //
                         sltiu $03, $02, 0x008B
                                                  # for unsigned# r02 <</pre>
se(0x008B)
14 60 00 02 //
                                $03, $00, slt1 p4 # thus, we should
                         bne
branch
20 0e ff fc //
                         addi
                                $14, $00, -4
                                                  # fail flag4 r14 <--
FFFF FFFC
00 00 00 d //
                         break
20 07 00 cc // slt1 p4: addi
                                $07, $00, 0xCC # pass flag4 M[CC] <--
CC
ad e7 00 0c //
                                $07, 0x0C($15)
                         SW
2c 43 00 89 //
                         sltiu $03, $02, 0x0089
                                                  # for unsigned# r02 !<</pre>
se(0x0089)
10 60 00 02 //
                                $03, $00, slt p5
                                                  # thus, we should
                         beq
branch
20 0e ff fb //
                                $14, $00, -5
                                                  # fail flag5 r14 <--
                         addi
FFFF FFFB
00 00 00 0d //
                         break
                         addi
                                $08, $00, 0xD0
                                                  # pass flag5 M[D0] <--</pre>
20 08 00 d0 // slt p5:
D0
ad e8 00 10 //
                                $08 0x10($15)
                         SW
2c 43 00 8a //
                         sltiu $03, $02, 0x008A
                                                  # for unsigned# r02 !<
se(0x008A)
10 60 00 02 //
                         beq
                                $03, $00, slt p6
                                                  # thus, we should
branch
20 0e ff fa //
                                $14, $00, -6
                                                  # fail flag6 r14 <--
                         addi
FFFF FFFA
00 00 00 0d //
                         break
20 06 00 d4 // slt p6:
                                $06, $00, 0xD4
                                                  # pass flag6 M[D4] <--</pre>
                         addi
                                $06, 0x14($15)
ad e6 00 14 //
                         SW
20 0e 00 00 //
                         addi
                                $14, $00, 0
                                                  # set $r14 to 0000 0000
03 e0 00 08 //
                         jr $31
                                                  # return from subroutine
```

```
t=1890.0 ns
             $r00 = 00000000 \mid | t=1890.0 \text{ ns} \quad $r16 = xxxxxxxx
t=1890.0 ns
            r01 = ffffff8a \mid | t=1890.0 \text{ ns} \quad r17 = xxxxxxxx
            t=1890.0 ns
t=1890.0 ns
              r03 = 000000000 | t=1890.0 ns  r19 = xxxxxxx
                              | | t=1890.0 \text{ ns}  $r20 = xxxxxxxx
t=1890.0 ns
              $r04 = 000000c0
                              | | t=1890.0 \text{ ns}
                                               $r21 = xxxxxxxx
              $r05 = 000000c4
t=1890.0 ns
                              || t=1890.0 ns
t=1890.0 ns
              $r06 = 000000d4
                                                $r22 = xxxxxxxx
t=1890.0 ns
              $r07 = 0000f0f0
                               | | t=1890.0 \text{ ns}
                                                 $r23 = xxxxxxxx
t=1890.0 ns
              $r08 = 00000000
                               t=1890.0 ns
                                                 $r24 = xxxxxxx
                              || t=1890.0 ns
              $r09 = fffffff
t=1890.0 ns
                                                $r25 = xxxxxxxx
              $r10 = 0000f0f0
                              | | t=1890.0 \text{ ns}
t=1890.0 ns
                                                $r26 = xxxxxxxx
t=1890.0 ns
              r11 = fffffff
                              | | t=1890.0 \text{ ns}
                                                $r27 = xxxxxxxx
t=1890.0 ns
              r12 = fffffaf5
                              | | t=1890.0 \text{ ns}
                                                $r28 = xxxxxxxx
t=1890.0 ns
              r13 = ffff5555
                              || t=1890.0 ns
                                               $r29 = 000003fc
t=1890.0 ns
              r14 = 00000000 \mid t=1890.0 \text{ ns} \quad r30 = xxxxxxx
t=1890.0 ns
             r15 = 100100c0 | t=1890.0 ns  r31 = 00000014
```

### time=1890.0 ns M[3F0]=xxxxxxxx

|          |    | DATA MEMORY  |            |    |            | IO MEMOR          | Y            |
|----------|----|--------------|------------|----|------------|-------------------|--------------|
| t=1890.0 | ns | DM[000000c0] | = 000000c0 | 11 | t=1890.0 n | s IOM[000000c0]   | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000c4] | = 000000c4 | 11 | t=1890.0 n | s IOM[00000c4]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000c8] | = 000000c8 |    | t=1890.0 n | s IOM[00000c8]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000cc] | = 000000cc |    | t=1890.0 n | s IOM[00000cc]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000d0] | = 000000d0 |    | t=1890.0 n | s IOM[00000d0]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000d4] | = 000000d4 |    | t=1890.0 n | s = IOM[000000d4] | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000d8] | = ffffff8a |    | t=1890.0 n | s IOM[00000d8]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000dc] | = xxxxxxxx |    | t=1890.0 n | s IOM[00000dc]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000e0] | = xxxxxxxx |    | t=1890.0 n | s IOM[00000e0]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000e4] | = xxxxxxxx |    | t=1890.0 n | s IOM[000000e4]   | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000e8] | = xxxxxxxx |    | t=1890.0 n | s IOM[000000e8]   | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000ec] | = xxxxxxxx | 11 | t=1890.0 n | s IOM[000000ec]   | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000f0] | = xxxxxxxx | 11 | t=1890.0 n | s IOM[00000f0]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000f4] | = xxxxxxxx |    | t=1890.0 n | s IOM[00000f4]    | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000f8] | = xxxxxxxx | 11 | t=1890.0 n | s IOM[000000f8]   | = $xxxxxxxx$ |
| t=1890.0 | ns | DM[000000fc] | = xxxxxxxx |    | t=1890.0 n | s IOM[00000fc]    | = $xxxxxxxx$ |

#### Verification 12:

```
@ O
3c Of 10 O1 // main:
                        lui $15, 0x1001
35 ef 00 c0 //
                          ori $15, 0x00C0
                                                  # $r15 <-- 0x100100C0
(dest pointer)
20 01 ff 8a //
                         addi $01, $00, -118
                                                   # $r01 <-- 0xFFFFFF8A
                         addi $02 $00, 138
jal blt_tests
sw $01, 0x18($15)
sw $02, 0x1C($15)
20 02 00 8a //
                                                  # $r02 <-- 0x0000008A
0c 10 00 08 //
ad e1 00 18 //
                                                   # M[D8] <-- 0xFFFFFF8A
ad e2 00 1c //
                                                   # M[DC] <-- 0x0000008A
00 00 00 0d //
                          break
18 20 00 02 // blt tests: blez $01, blez p1
                                                   # this should branch
20 0e ff ff //
                          addi $14, $00, -1
                                                   # fail flag1 r14 <--
FFFF FFFF
00 00 00 0d //
                           break
20 03 00 c0 // blez_p1: addi $03, $00, 0xC0
                                                   # pass flag1 M[C0] <-- C0</pre>
ad e3 00 00 // sw $03, 0x00($15)

18 40 00 03 // blez $02, blez f2

20 04 00 c4 // addi $04, $00, 0xC4
                                                   # this should not branch
                                                  # pass flag2 M[C4] <-- C4</pre>
ad e4 00 04 // sw $04, 0x04($15)
08 10 00 13 // j blez_p2
20 0e ff fe // blez_f2: addi $14, $00, -2
                                                   # fail flag2 r14 <--
FFFF FFFE
00 00 00 0d //
                          break
18 00 00 02 // blez p2: blez $0, blez_p3
                                                   # this should branch
                         addi $14, $00<mark>,</mark> -3
20 0e ff fd //
                                                   # fail flag3 r14 <--
FFFF FFFD
00 00 00 0d //
                           break
20 05 00 c8 // blez p3: addi $05, $00, 0xC8
                                                   # pass flag3 M[C8] <-- C8</pre>
ad e5 00 08 //
                         sw $05, 0x08($15)
1c 40 00 02 //
                          bgtz $02, bgtz p1
                                                   # this should pass
20 0e ff fc //
                          addi $14, $00, -4
                                                   # fail flag3 r14 <--
FFFF FFFC
00 00 00 0d //
                          break
20 06 00 cc // bgtz_p1: addi $06, $00, 0xCC
                                                   # pass flag4 M[C0] <-- CC</pre>
ad e6 00 0c // sw $06, 0x0C($15)
1c 20 00 03 //
                         bgtz $01, bgtz f2
                                                   # this should not branch
20 07 00 d0 //
                         addi $07, $00, 0xD0
                                                   # pass flag5 M[D0] <-- D0</pre>
                         sw $07, 0x10($15)
ad e7 00 10 //
08 10 00 23 //
                          j bgtz p2
20 0e ff fb // bgtz f2: addi $14, $00, -5
                                                   # fail flag5 r14 <--
FFFF FFFB
00 0\overline{0} 00 0d //
                           break
1c 20 00 03 // bgtz p2: bgtz $01, bgtz f3
                                                   # this should not branch
20 08 00 d4 //
                    addi $08, $00, 0xD4
                                                  # pass flag6 M[D0] <-- D4</pre>
ad e8 00 14 //
                         sw $08, 0x14($15)
                         j bgtz_p3
08 10 00 29 //
20 0e ff fa // bgtz_f3: addi $14, $00, -6
                                                 # fail flag6 r14 <--
FFFF FFFA
00 00 00 0d //
                          break
```

```
20 0e 00 00 // bgtz p3:
                                                      # set $r14 to 0000 0000
                             addi $14, $00, 0
03 e0 00 08 //
                              jr $31
                                                         # return from subroutine
REGISTER'SAFTERBREAK
            r00 = 00000000 \mid t=1220.0 \text{ ns} \quad r16 = xxxxxxx
t=1220.0 ns
t=1220.0 ns
              t=1220.0 ns
              r02 = 0000008a || t=1220.0 ns r18 = xxxxxxx
             r03 = 000000c0 || t=1220.0 ns r19 = xxxxxxx
t=1220.0 ns
t=1220.0 ns
            r04 = 000000c4 || t=1220.0 ns r20 = xxxxxxx
            r05 = 000000c8 \mid t=1220.0 \text{ ns} \quad r21 = xxxxxxx
t=1220.0 ns
t=1220.0 \text{ ns} $r06 = 000000cc || t=1220.0 \text{ ns} $r22 = xxxxxxxx
t=1220.0 \text{ ns} r07 = 000000d0 | | t=1220.0 \text{ ns} r23 = xxxxxxxx
t=1220.0 \text{ ns}
             $r08 = 000000d4 | | t=1220.0 ns  $r24 = xxxxxxx
t=1220.0 ns
             $r09 = xxxxxxxx || t=1220.0 ns $r25 = xxxxxxxx
t=1220.0 ns
              r10 = xxxxxxxx || t=1220.0 ns r26 = xxxxxxx
                                                $r27 = xxxxxxxx
              t=1220.0 ns
t=1220.0 ns
t=1220.0 ns
t=1220.0 ns $r14 = 00000000 || t=1220.0 ns $r30 = xxxxxxx
t=1220.0 \text{ ns} \$r15 = 100100c0 | | t=1220.0 \text{ ns} \$r31 = 00000014
time=1220.0 ns M[3F0]=xxxxxxxx
              DATA MEMORY
                                                               IO MEMORY
t=1220.0 ns
              DM[000000c0] = 000000c0 || t=1220.0 ns
                                                        IOM[000000c0] = xxxxxxxx
t=1220.0 ns
              DM[000000c4] = 000000c4 || t=1220.0 ns IOM[000000c4] = xxxxxxxx
t=1220.0 ns
              DM[000000c8] = 000000c8 || t=1220.0 ns IOM[000000c8] = xxxxxxxx
              DM[000000d] = 000000d0 || t=1220.0 ns

DM[000000d] = 000000d0 || t=1220.0 ns

DM[00000d4] = 00000d4 || t=1220.0 ns

DM[00000d8] = ffffff8a || t=1220.0 ns

DM[00000dd] = 0000008a || t=1220.0 ns
t=1220.0 ns
                                                         IOM[000000cc] = xxxxxxxx
t=1220.0 ns
                                                         IOM[000000d0] = xxxxxxxx
t=1220.0 ns
                                                          IOM[000000d4] = xxxxxxx
t=1220.0 ns
                                                          IOM[000000d8] = xxxxxxx
t=1220.0 ns
                                                         IOM[000000dc] = xxxxxxxx
              DM[000000e0] = xxxxxxxx ||
                                                         IOM[000000e0] = xxxxxxxx
t=1220.0 ns
                                           t=1220.0 ns
              DM[000000e4] = xxxxxxxx | | t=1220.0 ns
                                                        IOM[000000e4] = xxxxxxx
t=1220.0 ns
              DM[0000000e8] = xxxxxxxx | | t=1220.0 \text{ ns} IOM[000000e8] = xxxxxxxx
t=1220.0 ns
t=1220.0 ns
              DM[000000ec] = xxxxxxxx | | t=1220.0 \text{ ns} IOM[000000ec] = xxxxxxxx
              DM[000000f0] = xxxxxxxx | | t=1220.0 \text{ ns} IOM[000000f0] = xxxxxxxx
t=1220.0 \text{ ns}
t=1220.0 \text{ ns}
              DM[000000f4] = xxxxxxxx | | t=1220.0 \text{ ns} IOM[000000f4] = xxxxxxxx
t=1220.0 \text{ ns}
              DM[000000f8] = xxxxxxxx | | t=1220.0 \text{ ns} IOM[000000f8] = xxxxxxxx
```

DM[000000fc] = xxxxxxxx | | t=1220.0 ns IOM[000000fc] = xxxxxxxx

t=1220.0 ns

#### Verification 13:

```
@ O
00 00 00 1f // main:
                           setie
3c 01 12 34 //
                           lui $01, 0x1234
                          ori $01, 0x5678
34 21 56 78 //
                                                 # LI R01, 0x12345678
3c 02 87 65 //
                           lui $02, 0x8765
34 42 43 21
            //
                          ori $02, 0x4321
                                                  # LI R02, 0x87654321
                        ori $02, 0x4321
lui $03, 0xABCD
ori $03, 0xEF01
lui $04, 0x01FE
ori $04, 0xDCBA
lui $05, 0x5A5A
ori $05, 0x5A5A
lui $06, 0xFFF
ori $06, 0xFFFF
lui $07, 0xFFFF
            //
3c 03 ab cd
34 63 ef 01
            //
                                                  # LI R03, 0xABCDEF01
3c 04 01 fe
            //
34 84 dc ba
            //
                                                  # LI R04, 0x01FEDCBA
            //
3c 05 5a 5a
34 a5 5a 5a //
                                                  # LI R05, 0x5A5A5A5A
3c 06 ff ff //
34 c6 ff ff //
                                                  # LI RO6, OxFFFFFFF
3c 07 ff ff
            //
                          ori $07, 0xFF00
34 e7 ff 00
            //
                                                 # LI RO7, 0xFFFFFF00
00 c7 40 20 //
                          add $08, $06, $07
00 c8 48 20 //
                          add $09, $06, $08
                        add $10, $06, $09
add $11, $06, $10
add $12, $06, $11
add $13, $06, $12
add $14, $06, $13
00 c9 50 20 //
00 ca 58 20 //
00 cb 60 20 //
00 cc 68 20
            //
            //
00 cd 70 20
00 ce 78 20 //
                          add $15, $06, $14
                        lui $07, 0x1001
ori $07, 0x03F0
3c 07 10 01 //
34 e7 03 f0 //
                                                 # LI R07, 0x100103F0
                          sw $15, 0($07)
                                               # ST [R07], R15
ac ef 00 00 //
00 00 00 0d //
                          break
@200
                          //***********
                          // In this ISR, we will implement writing
                          // some patterns to the IO space, and then
                          // reading them back.
                          // Note: this "ISR" expects the "return address"
                          // to have been saved in $ra (not the stack)
                          //************
3c 10 10 01 // isr:
                                  $16, 0x1001
                          lui
                                                    #load destination IO
address
                                  $16, 0x00C0
36 10 00 c0 //
                                                     # 0x100100C0 into r16
                          ori
                                  $17, 0x8000
3c 11 80 00 //
                           lui
                                                     #initialize the pattern of
                                   $17, OxFFFF
            //
36 31 ff ff
                          ori
                                                    # 0x8000FFFF into r17
20 12 00 10 //
                          addi
                                   $18, $0, 0x10
                                                    #loop counter set to 16
76 11 00 00 // out_IO: output $17, 0($16) 00 11 88 43 // sra $17, $17, 1
                                                    # output [R16], R17
                                                    # change the pattern
                          addi $16, $16, 4
22 10 00 04 //
                                                    # increment the memory
pointer 4 bytes
22 52 ff ff //
                          addi $18, $18, -1
                                                   # decrement the loop
counter
```

\$18, \$00, out IO # and jmp to top if not

```
finished
3c 10 10 01
             //
                             lui
                                     $16, 0x1001
                                                        #load source IO address
36 10 00 c0
             //
                             ori
                                     $16, 0x00C0
                                                        # 0x100100C0 into r16
72 13 00 00
             //
                            input $19, 0($16)
                                                        # and input from 6
72 14 00 04
             //
                            input
                                     $20, 4($16)
                                                        #
                                                             the IO locations,
72 15 00 08
             //
                            input
                                     $21, 8($16)
                                                        #
                                                             starting from 0xC0
                                    $22, 12($16)
72 16 00 0c
             //
                            input
72 17 00 10
             //
                            input
                                     $23, 16($16)
72 18 00 14 //
                            input $24, 20($16)
03 e0 00 08 //
                                     $31
                                                        # return from interrupt
                             jг
(v1, using $ra)
REGISTER'SAFTERBREAK
t=4950.0 \text{ ns}
             $r00 = 00000000 || t=4950.0 ns $r16 = 100100c0
t=4950.0 ns
             r01 = 12345678 || t=4950.0 ns r17 = ffff8000
t=4950.0 ns
             t=4950.0 ns
             r03 = abcdef01 | t=4950.0 ns  r19 = 8000ffff
t=4950.0 ns
             $r04 = 01fedcba | | t=4950.0 ns  $r20 = c0007fff
t=4950.0 \text{ ns}
             r05 = 5a5a5a5a \mid | t=4950.0 \text{ ns} \quad r21 = e0003fff}
             $r06 = ffffffff | | t=4950.0 ns
                                                $r22 = f0001fff
t=4950.0 ns
                              | | t=4950.0 \text{ ns}
                                                $r23 = f8000fff
             $r07 = 100103f0
t=4950.0 ns
             t=4950.0 \text{ ns}
t=4950.0 ns
t=4950.0 \text{ ns}
             r11 = fffffefc \mid | t=4950.0 \text{ ns}  r27 = xxxxxxx
t=4950.0 \text{ ns}
t=4950.0 \text{ ns}
             $r12 = fffffefb \mid | t=4950.0 \text{ ns}  $r28 = xxxxxxxx
            r13 = fffffefa | t=4950.0 \text{ ns}  r29 = 000003fc
t=4950.0 ns
t=4950.0 ns
             r14 = fffffef9 \mid t=4950.0 \text{ ns} \qquad r30 = xxxxxxx
t=4950.0 ns r15 = fffffef8 | t=4950.0 ns r31 = 00000048
time=4950.0 ns M[3F0]=fffffef8
             DATA MEMORY
                                                              IO MEMORY
t=4950.0 \text{ ns}
             DM[000000c0] = xxxxxxxxx | | t=4950.0 ns
                                                        IOM[000000c0] = 8000ffff
             DM[000000c4] = xxxxxxxx || t=4950.0 ns DM[000000c8] = xxxxxxxx || t=4950.0 ns
                                                        IOM[000000c4] = c0007fff
t=4950.0 \text{ ns}
t=4950.0 \text{ ns}
              DM[000000c8] = xxxxxxxx
                                                        IOM[000000c8] = e0003fff
                                      t=4950.0 \text{ ns}
             DM[000000cc] = xxxxxxxx
                                          t=4950.0 ns
                                                        IOM[000000cc] = f0001fff
                                          t=4950.0 ns
                                                        IOM[000000d0] = f8000fff
t=4950.0 \text{ ns}
             DM[000000d0] = xxxxxxxx
                                      IOM[000000d4] = fc0007ff
t=4950.0 \text{ ns}
             DM[000000d4] = xxxxxxxx | |
                                          t=4950.0 ns
t=4950.0 \text{ ns}
             DM[000000d8] = xxxxxxxx || t=4950.0 ns
                                                        IOM[000000d8] = fe0003ff
t=4950.0 \text{ ns}
             DM[000000dc] = xxxxxxxxx | | t=4950.0 ns
                                                       IOM[000000dc] = ff0001ff
t=4950.0 ns
             DM[000000e0] = xxxxxxxxx | | t=4950.0 ns
                                                       IOM[000000e0] = ff8000ff
t=4950.0 ns
             DM[000000e4] = xxxxxxxx || t=4950.0 ns
                                                       IOM[0000000e4] = ffc0007f
t=4950.0 \text{ ns}
             DM[000000e8] = xxxxxxxxx | | t=4950.0 ns
                                                       IOM[00000008] = ffe0003f
             DM[000000ec] = xxxxxxxxx | | t=4950.0 ns
t=4950.0 ns
                                                       IOM[000000ec] = fff0001f
t=4950.0 ns
             DM[000000f0] = xxxxxxxx || t=4950.0 ns IOM[000000f0] = fff8000f
             DM[000000f4] = xxxxxxxx || t=4950.0 ns IOM[000000f4] = fffc0007
t=4950.0 \text{ ns}
t=4950.0 ns
             DM[000000f8] = xxxxxxxx || t=4950.0 ns IOM[000000f8] = fffe0003
t=4950.0 \text{ ns}
             DM[000000fc] = xxxxxxxxx | | t=4950.0 ns
                                                       IOM[000000fc] = ffff0001
```

bne

16 40 ff fb //

#### Verification 14:

```
@ O
00 00 00 1f // main:
                           setie
3c 01 12 34 //
                           lui $01, 0x1234
                          ori $01, 0x5678
34 21 56 78 //
                                                 # LI R01, 0x12345678
3c 02 87 65 //
                          lui $02, 0x8765
34 42 43 21
            //
                          ori $02, 0x4321
                                                 # LI R02, 0x87654321
                       ori $02, 0x4321
lui $03, 0xABCD
ori $03, 0xEF01
lui $04, 0x01FE
ori $04, 0xDCBA
lui $05, 0x5A5A
ori $05, 0x5A5A
lui $06, 0xFFFF
ori $06, 0xFFFF
            //
3c 03 ab cd
34 63 ef 01
            //
                                                 # LI R03, 0xABCDEF01
3c 04 01 fe
            //
34 84 dc ba
            //
                                                  # LI R04, 0x01FEDCBA
3c 05 5a 5a
            //
34 a5 5a 5a //
                                                  # LI R05, 0x5A5A5A5A
3c 06 ff ff //
34 c6 ff ff //
                                                 # LI RO6, OxFFFFFFF
3c 07 ff ff
            //
                          ori $07, 0xFF00
34 e7 ff 00
            //
                                                 # LI RO7, 0xFFFFFF00
00 c7 40 20 //
                          add $08, $06, $07
00 c8 48 20 //
                          add $09, $06, $08
                        add $10, $06, $09
add $11, $06, $10
add $12, $06, $11
add $13, $06, $12
add $14, $06, $13
00 c9 50 20 //
00 ca 58 20 //
00 cb 60 20 //
00 cc 68 20
            //
            //
00 cd 70 20
00 ce 78 20 //
                          add $15, $06, $14
                        lui $07, 0x1001
ori $07, 0x03F0
3c 07 10 01 //
34 e7 03 f0 //
                                                 # LI R07, 0x100103F0
                          sw $15, 0($07)
ac ef 00 00 //
                                               # ST [R07], R15
00 00 00 0d //
                          break
@200
                         //***********
                         // In this ISR, we will implement writing
                         // some patterns to the IO space, and then
                          // reading them back.
                          // Note: this "ISR" expects the "return address"
                          // to have been saved on the stack (not $ra)
                         //*************
3c 10 10 01 // isr:
                                  $16, 0x1001
                          lui
                                                    #load destination IO
address
                                  $16, 0x00C0
36 10 00 c0 //
                                                    # 0x100100C0 into r16
                          ori
                                  $17, 0x8000
3c 11 80 00 //
                           lui
                                                    #initialize the pattern of
                                  $17, OxFFFF
            //
36 31 ff ff
                          ori
                                                    # 0x8000FFFF into r17
20 12 00 10 //
                          addi
                                   $18, $0, 0x10
                                                    #loop counter set to 16
76 11 00 00 // out_IO: output $17, 0($16) 00 11 88 43 // sra $17, $17, 1
                                                    # output [R16], R17
                                                    # change the pattern
                          addi $16, $16, 4
22 10 00 04 //
                                                   # increment the memory
pointer 4 bytes
22 52 ff ff //
                          addi $18, $18, -1
                                                   # decrement the loop
counter
```

```
16 40 ff fb //
                   bne $18, $00, out IO # and jmp to top if not
finished
3c 10 10 01 //
                          lui
                                 $16, 0x1001
                                                  #load source IO address
36 10 00 c0 //
                         ori
                                 $16, 0x00C0
                                                  # 0x100100C0 into r16
72 13 00 00 //
                         input $19, 0($16)
                                                # and input from 6
72 14 00 04 //
                         input $20, 4($16)
                                                 # the IO locations,
72 15 00 08 //
                         input $21, 8($16)
                                                 #
                                                      starting from 0xC0
72 16 00 0c //
                         input $22, 12($16)
                         input $23, 16($16)
72 17 00 10 //
72 18 00 14 //
                          input $24, 20($16)
7B A0 00 00 //
                          reti
                                                  # return from interrupt
(v2, using M[sp] as saved PC)
                                                  # Note opcode=0x1E and
$rs=0x1D, i.e. $sp
REGISTER'SAFTERBREAK
           $r00 = 00000000 | | t=5020.0 ns  $r16 = 100100c0
t=5020.0 ns
           r01 = 12345678 || t=5020.0 ns r17 = ffff8000
t=5020.0 ns
           $r02 = 87654321 | | t=5020.0 ns  $r18 = 00000000
t=5020.0 ns
t=5020.0 ns r03 = abcdef01 | t=5020.0 ns r19 = 8000ffff
t=5020.0 ns r04 = 01fedcba || t=5020.0 ns r20 = c0007fff
t=5020.0 ns r05 = 5a5a5a5a | t=5020.0 ns r21 = e0003fff
t=5020.0 ns $r06 = fffffffff || t=5020.0 ns $r22 = f0001fff
t=5020.0 ns $r07 = 100103f0 || t=5020.0 ns $r23 = f8000fff
t=5020.0 \text{ ns} $r08 = fffffeff || t=5020.0 \text{ ns} $r24 = fc0007ff
t=5020.0 ns $r15 = fffffef8 || t=5020.0 ns $r31 = 00000048
time=5020.0 ns M[3F0]=fffffef8
            DATA MEMORY
                                                       IO MEMORY
t=5020.0 ns
            DM[000000c0] = xxxxxxxx | | t=5020.0 \text{ ns} IOM[000000c0] = 8000ffff
t=5020.0 \text{ ns} DM[000000c4] = xxxxxxxxx | | t=5020.0 \text{ ns} IOM[000000c4] = c0007fff
t=5020.0 ns
            DM[000000c8] = xxxxxxxx | | t=5020.0 ns IOM[000000c8] = e0003fff
t=5020.0 ns
            DM[000000cc] = xxxxxxxxx | | t=5020.0 ns IOM[000000cc] = f0001fff
                                                 IOM[000000d0] = f8000fff
            DM[000000d0] = xxxxxxxx || t=5020.0 ns
t=5020.0 ns
            IOM[000000d4] = fc0007ff
t=5020.0 ns
                                                  IOM[000000d8] = fe0003ff
t=5020.0 ns
t=5020.0 ns
                                                  IOM[000000dc] = ff0001ff
                                                 IOM[000000e0] = ff8000ff
t=5020.0 ns
            DM[000000e4] = xxxxxxxx || t=5020.0 ns IOM[000000e4] = ffc0007f
t=5020.0 \text{ ns}
            DM[000000e8] = xxxxxxxx | | t=5020.0 ns IOM[000000e8] = ffe0003f
t=5020.0 ns
            DM[000000ec] = xxxxxxxx | | t=5020.0 ns IOM[000000ec] = fff0001f
t=5020.0 \text{ ns}
            DM[000000f0] = xxxxxxxx || t=5020.0 ns IOM[000000f0] = fff8000f
t=5020.0 ns
t=5020.0 ns
            DM[000000f4] = xxxxxxxx | | t=5020.0 ns IOM[000000f4] = fffc0007
t=5020.0 ns
            DM[000000f8] = xxxxxxxx | | t=5020.0 \text{ ns} IOM[000000f8] = fffe0003
t=5020.0 ns
            DM[000000fc] = xxxxxxxx | | t=5020.0 ns IOM[000000fc] = ffff0001
```

### **Enhanced Operations Verification:**

```
@ O
3c 01 12 34
                  //lui $1, 0x1234
34 21 56 78
                  //ori $1, 0x5678
                                   # $1 <- 0x12345678
00 01 00 30
                  //push $1
                                    \# dM[3F8] < -0x12345678
3c 02 00 00
                  //lui $2, 0x0000
34 42 00 02
                  //ori $2, 0x0002 # $2 <- 0x00000002
20 03 00 03
                  //addi $3, $0, 03 # $3 <- 0x00000003
                  //lui $4 OxFFFF
3c 04 ff ff
34 84 ff ff
                  //ori $4 0xFFFF
                                          # $4 <- Oxfffffff
00 04 00 30
                  //push $4
                                    # dM[3F4] <- OxFFFFFFF</pre>
20 05 00 05
                  //addi $5, $0, 05 # $5 <- 0x00000005
20 06 00 10
                  //addi $6, $0, 16 # $6 <- 0x00000010
00 82 38 20
                  //add $7, $4, $2 # $7 <- 0x0000001
c8 03 00 03
                  //blt $0, $3, 3
3c 1b ff ff
                  //lui $27, 0xFFFF
37 7b ff ff
                  //ori $27, 0xffff # $27 <- 0xffffffff FAIL
00 00 0d
                  //break
20 08 00 08
                  //addi $8, $0, 08 # $8 <- 0x00000008
cc c3 00 03
                  //bge $6, $5, 3
3c 1a ff ff
                  //lui $26, 0xFFFF
37 5a ff ff
                  //ori $26, 0xffff # $26 <- 0xffffffff FAIL
00 00 00 0d
                  //break
                  //addi $7, $0, 07 # $7 <- 0x00000007
20 07 00 07
00 8a 00 34
                  //mov $10, $4
                                          # $10 <- 0xffffffff
00 06 00 33
                                    # $6 <- 0x0000000
                  //clr $6
20 c6 00 06
                  //add $6, $6, 06 # $6 <- 0x00000006 FAIL if 0x00000016
00 0a 00 30
                  //push $10
                                    # dM[3F0] <- 0xFFFFFFF</pre>
00 Oc 00 31
                  //pop $12
                                    # $12 <- OxFFFFFFF
20 0e 00 10
                  //addi $14, $0, 14
                                          # $14 <- 0x0000010
00 0e 00 30
                  //push $14
                                    \# dM[3F0] < -0x00000010
00 0d 00 31
                  //pop $13
                                    # $13 <- 0x0000010
3c Of 10 01
                  //lui $15, 0x1001
35 ef 00 c0
                  //ori $15, 0x00C0 # $15 <- 0x100100C0
00 00 00 32
                  //nop
                             //sw $4, 0($15) # dM[0C0] <- 0xFFFFFFF to
ad e4 00 00
                  //loop
0xFFFFFFFF
21 ef 00 04
                  //addi $15, $15, 04
                                          # $15 <- 0x100100C4 to 0x100100C4
00 04 20 42
                  //srl $4, $4, 1
                                          # logical shift right 1 bit
c1 ad ff fc
                  //djnz $13, loop loop = -4 = fffc
00 01 00 33
                                    # $1 <- 0x0000000
                  //clr $1
00 11 00 31
                                    # $17 <- Oxfffffff
                  //pop $17
00 10 00 31
                  //pop $16
                                    # $16 <- 0x12345678
00 00 00 32
                  //nop
00 00 00 32
                  //nop
00 00 0d
                  //break
```

#### REGISTER'SAFTERBREAK t=4070.0 nsr0 = 000000000 | t=4070.0 ns\$r16 = 12345678t=4070.0 nsr1 = 000000000 | t=4070.0 nsr17 = fffffffft=4070.0 nsr2 = 00000002 || t=4070.0 ns \$r18 = xxxxxxxxt=4070.0 nst=4070.0 ns \$r3 = 00000003\$r19 = xxxxxxxt=4070.0 ns\$r4 = 0000ffff.t=4070.0 ns\$r20 = xxxxxxxxt=4070.0 ns \$r5 = 00000005t=4070 0 ns \$r21 = xxxxxxxxt=4070.0 ns\$r6 = 00000006t=4070.0 ns\$r22 = xxxxxxxx \$13<-0x10h; loop:addi t=4070.0 nsr7 = 00000007 $| \cdot |$ t=4070.0 ns\$r23 = xxxxxxx\$15,4; srl \$4; sw \$4, t=4070.0 ns\$r8 = 00000008IIt=4070.0 ns\$r24 = xxxxxxx0(\$15); t=4070.0 nsr9 = xxxxxxxxt=4070.0 ns\$r25 = xxxxxxxxt=4070.0 ns\$r10 = ffffffff\$r26 = xxxxxxxxt=4070.0 nsdjnz \$13, loop \$r27 = xxxxxxxxt=4070.0 nst=4070.0 ns \$r11 = xxxxxxxt = 4070.0 ns $\dot{s}r12 = ffffffff$ t=4070.0 ns\$r28 = \*xxxxxxxt = 4070.0 ns\$r13 = 00000000t=4070.0 ns \$r29 = 000003 £ct=4070.0 ns\$r14 = 00000010t = 4070.0 ns \$r30 = xxxxxxxt=4070.0 ns \$r15 = 10010100 t=4070.0 ns r31 = xxxxxxxxtime=4070.0 ns M[3F0]=00000010ZATA MEMORY IO MEMORY t=4070.0 nsDM[000000c0] = fffffffft=4070.0 nsIOM[000000c0] = xxxxxxxx $| \cdot |$ t=4070.0 nsDM[000000c4] = 7fffffff $\Box$ t=4070.0 nsIOM[000000c4] = xxxxxxxxt=4070.0 nsDM[000000c8] = 3ffffffft=4070.0 nsIOM[000000c8] = xxxxxxxxDM[000000cc] = 1ffffffft=4070.0 nst=4070.0 nsIOM[000000cc] = xxxxxxxxt=4070.0 nsDM[000000d0] = Offffffft=4070.0 nsIOM[000000d0] = xxxxxxxxIOM[000000d4] = xxxxxxxt=4070.0 nsDM[000000d4] = 07fffffft=4070.0 nsIOM[000000d8] = xxxxxxxt=4070.0 nsDM[000000d8] = 03fffffft=4070.0 nst=4070.0 nsDM[000000dc] = 01fffffft=4070.0 nsIOM[000000dc] = xxxxxxxxDM[000000e0] = 00fffffft=4070.0 nst=4070.0 ns1.1 IOM[000000e0] = xxxxxxxxt=4070.0 nsDM[000000e4] = 007ffffft=4070.0 nsIOM[000000e4] = xxxxxxxt=4070.0 nsDM[000000e8] = 003fffff | || t=4070.0 nsIOM[000000e8] = xxxxxxxxt=4070.0 nst=4070.0 nsDM[000000ec] = 001fffff | || IOM[000000ec] = xxxxxxxxt=4070.0 nsIOM[000000f0] = xxxxxxxDM[000000f0] = 000ffffft=4070.0 nst=4070.0 nsDM[000000f4] = 0007fffft=4070.0 nsIOM[000000f4] = xxxxxxxt=4070.0 nsDM[000000f8] = 0003fffft=4070.0 nsIOM[000000f8] = xxxxxxx1.1

t=4070.0 ns

IOM[000000fc] = xxxxxxxx

 $\perp$ 

t=4070.0 ns

DM[000000fc] = 0001ffff

IOM[000000e0] = xxxxxxxx

IOM[000000e4] = xxxxxxxx

IOM[000000e8] = xxxxxxx

IOM[000000ec] = xxxxxxxx

IOM[000000f0] = xxxxxxx

IOM[000000f4] = xxxxxxx

IOM[000000f8] = xxxxxxxx

IOM[000000fc] = xxxxxxxx



DM[000000e0] = xxxxxxxxx | | t = 300.0 ns

DM[000000e4] = xxxxxxxx || t= 300.0 ns

DM[000000e8] = xxxxxxxx || t= 300.0 ns

DM[000000ec] = xxxxxxxxx | | t= 300.0 ns

DM[000000f0] = xxxxxxxxx | | t = 300.0 ns

DM[000000f4] = xxxxxxxx || t= 300.0 ns

DM[000000f8] = xxxxxxxx || t= 300.0 ns

DM[000000fc] = xxxxxxxxx | | t = 300.0 ns

t= 300.0 nst= 300.0 ns

t = 300.0 ns

# **Hardware Implementation**





## **Additional Discussion and Comments**